blob: 0c44c16e666e4e2d51e3361d67b743df5875840e [file] [log] [blame]
Jon Loeliger77a4f6e2005-07-25 14:05:07 -05001/*
Kumar Galaad4e9d42011-01-04 17:57:59 -06002 * Copyright 2004, 2007, 2010-2011 Freescale Semiconductor.
Jon Loeliger77a4f6e2005-07-25 14:05:07 -05003 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02004 * SPDX-License-Identifier: GPL-2.0+
Jon Loeliger77a4f6e2005-07-25 14:05:07 -05005 */
6
7/*
8 * mpc8548cds board configuration file
9 *
10 * Please refer to doc/README.mpc85xxcds for more info.
11 *
12 */
13#ifndef __CONFIG_H
14#define __CONFIG_H
15
Kumar Galaad4e9d42011-01-04 17:57:59 -060016#define CONFIG_SYS_SRIO
17#define CONFIG_SRIO1 /* SRIO port 1 */
18
Ed Swarthout95ae0a02007-07-27 01:50:52 -050019#define CONFIG_PCI1 /* PCI controller 1 */
Robert P. J. Daya8099812016-05-03 19:52:49 -040020#define CONFIG_PCIE1 /* PCIE controller 1 (slot 1) */
Ed Swarthout95ae0a02007-07-27 01:50:52 -050021#undef CONFIG_PCI2
22#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
Gabor Juhosb4458732013-05-30 07:06:12 +000023#define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */
Kumar Gala93166d22007-12-07 12:17:34 -060024#define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
Kumar Gala7738d5c2008-10-21 11:33:58 -050025#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Ed Swarthout95ae0a02007-07-27 01:50:52 -050026
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050027#define CONFIG_ENV_OVERWRITE
Ed Swarthout95ae0a02007-07-27 01:50:52 -050028#define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050029
Jon Loeliger6bcdb402008-03-19 15:02:07 -050030#define CONFIG_FSL_VIA
Jon Loeliger6bcdb402008-03-19 15:02:07 -050031
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050032#ifndef __ASSEMBLY__
33extern unsigned long get_clock_freq(void);
34#endif
35#define CONFIG_SYS_CLK_FREQ get_clock_freq() /* sysclk for MPC85xx */
36
37/*
38 * These can be toggled for performance analysis, otherwise use default.
39 */
Ed Swarthout95ae0a02007-07-27 01:50:52 -050040#define CONFIG_L2_CACHE /* toggle L2 cache */
41#define CONFIG_BTB /* toggle branch predition */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050042
43/*
44 * Only possible on E500 Version 2 or newer cores.
45 */
46#define CONFIG_ENABLE_36BIT_PHYS 1
47
chenhui zhaoa9dd52d2011-10-13 13:41:00 +080048#ifdef CONFIG_PHYS_64BIT
49#define CONFIG_ADDR_MAP
50#define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
51#endif
52
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020053#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
54#define CONFIG_SYS_MEMTEST_END 0x00400000
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050055
Timur Tabid8f341c2011-08-04 18:03:41 -050056#define CONFIG_SYS_CCSRBAR 0xe0000000
57#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050058
Jon Loeligerc378bae2008-03-18 13:51:06 -050059/* DDR Setup */
Jon Loeligerc378bae2008-03-18 13:51:06 -050060#undef CONFIG_FSL_DDR_INTERACTIVE
61#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
62#define CONFIG_DDR_SPD
Jon Loeligerc378bae2008-03-18 13:51:06 -050063
chenhui zhao3560dbd2011-09-06 16:41:19 +000064#define CONFIG_DDR_ECC
Dave Liud3ca1242008-10-28 17:53:38 +080065#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
Jon Loeligerc378bae2008-03-18 13:51:06 -050066#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
67
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020068#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
69#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050070
Jon Loeligerc378bae2008-03-18 13:51:06 -050071#define CONFIG_DIMM_SLOTS_PER_CTLR 1
72#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050073
Jon Loeligerc378bae2008-03-18 13:51:06 -050074/* I2C addresses of SPD EEPROMs */
75#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
76
77/* Make sure required options are set */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050078#ifndef CONFIG_SPD_EEPROM
79#error ("CONFIG_SPD_EEPROM is required")
80#endif
81
82#undef CONFIG_CLOCKS_IN_MHZ
chenhui zhaoe97171e2011-10-13 13:40:59 +080083/*
84 * Physical Address Map
85 *
86 * 32bit:
87 * 0x0000_0000 0x7fff_ffff DDR 2G cacheable
88 * 0x8000_0000 0x9fff_ffff PCI1 MEM 512M cacheable
89 * 0xa000_0000 0xbfff_ffff PCIe MEM 512M cacheable
90 * 0xc000_0000 0xdfff_ffff RapidIO 512M cacheable
91 * 0xe000_0000 0xe00f_ffff CCSR 1M non-cacheable
92 * 0xe200_0000 0xe20f_ffff PCI1 IO 1M non-cacheable
93 * 0xe300_0000 0xe30f_ffff PCIe IO 1M non-cacheable
94 * 0xf000_0000 0xf3ff_ffff SDRAM 64M cacheable
95 * 0xf800_0000 0xf80f_ffff NVRAM/CADMUS 1M non-cacheable
96 * 0xff00_0000 0xff7f_ffff FLASH (2nd bank) 8M non-cacheable
97 * 0xff80_0000 0xffff_ffff FLASH (boot bank) 8M non-cacheable
98 *
chenhui zhaoa9dd52d2011-10-13 13:41:00 +080099 * 36bit:
100 * 0x00000_0000 0x07fff_ffff DDR 2G cacheable
101 * 0xc0000_0000 0xc1fff_ffff PCI1 MEM 512M cacheable
102 * 0xc2000_0000 0xc3fff_ffff PCIe MEM 512M cacheable
103 * 0xc4000_0000 0xc5fff_ffff RapidIO 512M cacheable
104 * 0xfe000_0000 0xfe00f_ffff CCSR 1M non-cacheable
105 * 0xfe200_0000 0xfe20f_ffff PCI1 IO 1M non-cacheable
106 * 0xfe300_0000 0xfe30f_ffff PCIe IO 1M non-cacheable
107 * 0xff000_0000 0xff3ff_ffff SDRAM 64M cacheable
108 * 0xff800_0000 0xff80f_ffff NVRAM/CADMUS 1M non-cacheable
109 * 0xfff00_0000 0xfff7f_ffff FLASH (2nd bank) 8M non-cacheable
110 * 0xfff80_0000 0xfffff_ffff FLASH (boot bank) 8M non-cacheable
111 *
chenhui zhaoe97171e2011-10-13 13:40:59 +0800112 */
113
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500114/*
115 * Local Bus Definitions
116 */
117
118/*
119 * FLASH on the Local Bus
120 * Two banks, 8M each, using the CFI driver.
121 * Boot from BR0/OR0 bank at 0xff00_0000
122 * Alternate BR1/OR1 bank at 0xff80_0000
123 *
124 * BR0, BR1:
125 * Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0
126 * Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0
127 * Port Size = 16 bits = BRx[19:20] = 10
128 * Use GPCM = BRx[24:26] = 000
129 * Valid = BRx[31] = 1
130 *
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500131 * 0 4 8 12 16 20 24 28
132 * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001 BR0
133 * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001 BR1
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500134 *
135 * OR0, OR1:
136 * Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0
137 * Reserved ORx[17:18] = 11, confusion here?
138 * CSNT = ORx[20] = 1
139 * ACS = half cycle delay = ORx[21:22] = 11
140 * SCY = 6 = ORx[24:27] = 0110
141 * TRLX = use relaxed timing = ORx[29] = 1
142 * EAD = use external address latch delay = OR[31] = 1
143 *
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500144 * 0 4 8 12 16 20 24 28
145 * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 ORx
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500146 */
147
chenhui zhaoe97171e2011-10-13 13:40:59 +0800148#define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 16M */
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800149#ifdef CONFIG_PHYS_64BIT
150#define CONFIG_SYS_FLASH_BASE_PHYS 0xfff000000ull
151#else
chenhui zhaoe97171e2011-10-13 13:40:59 +0800152#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800153#endif
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500154
chenhui zhaoe97171e2011-10-13 13:40:59 +0800155#define CONFIG_SYS_BR0_PRELIM \
Timur Tabib56570c2012-07-06 07:39:26 +0000156 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x800000) | BR_PS_16 | BR_V)
chenhui zhaoe97171e2011-10-13 13:40:59 +0800157#define CONFIG_SYS_BR1_PRELIM \
158 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500159
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200160#define CONFIG_SYS_OR0_PRELIM 0xff806e65
161#define CONFIG_SYS_OR1_PRELIM 0xff806e65
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500162
chenhui zhaoe97171e2011-10-13 13:40:59 +0800163#define CONFIG_SYS_FLASH_BANKS_LIST \
164 {CONFIG_SYS_FLASH_BASE_PHYS + 0x800000, CONFIG_SYS_FLASH_BASE_PHYS}
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200165#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
166#define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
167#undef CONFIG_SYS_FLASH_CHECKSUM
168#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
169#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500170
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200171#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500172
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200173#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200174#define CONFIG_SYS_FLASH_CFI
175#define CONFIG_SYS_FLASH_EMPTY_INFO
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500176
chenhui zhao3560dbd2011-09-06 16:41:19 +0000177#define CONFIG_HWCONFIG /* enable hwconfig */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500178
179/*
180 * SDRAM on the Local Bus
181 */
chenhui zhaoe97171e2011-10-13 13:40:59 +0800182#define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800183#ifdef CONFIG_PHYS_64BIT
184#define CONFIG_SYS_LBC_SDRAM_BASE_PHYS 0xff0000000ull
185#else
chenhui zhaoe97171e2011-10-13 13:40:59 +0800186#define CONFIG_SYS_LBC_SDRAM_BASE_PHYS CONFIG_SYS_LBC_SDRAM_BASE
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800187#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200188#define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500189
190/*
191 * Base Register 2 and Option Register 2 configure SDRAM.
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200192 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500193 *
194 * For BR2, need:
195 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
196 * port-size = 32-bits = BR2[19:20] = 11
197 * no parity checking = BR2[21:22] = 00
198 * SDRAM for MSEL = BR2[24:26] = 011
199 * Valid = BR[31] = 1
200 *
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500201 * 0 4 8 12 16 20 24 28
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500202 * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
203 *
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200204 * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500205 * FIXME: the top 17 bits of BR2.
206 */
207
chenhui zhaoe97171e2011-10-13 13:40:59 +0800208#define CONFIG_SYS_BR2_PRELIM \
209 (BR_PHYS_ADDR(CONFIG_SYS_LBC_SDRAM_BASE_PHYS) \
210 | BR_PS_32 | (3<<BR_MSEL_SHIFT) | BR_V)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500211
212/*
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200213 * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500214 *
215 * For OR2, need:
216 * 64MB mask for AM, OR2[0:7] = 1111 1100
217 * XAM, OR2[17:18] = 11
218 * 9 columns OR2[19-21] = 010
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500219 * 13 rows OR2[23-25] = 100
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500220 * EAD set for extra time OR[31] = 1
221 *
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500222 * 0 4 8 12 16 20 24 28
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500223 * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
224 */
225
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200226#define CONFIG_SYS_OR2_PRELIM 0xfc006901
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500227
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200228#define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */
229#define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
230#define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
231#define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500232
233/*
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500234 * Common settings for all Local Bus SDRAM commands.
235 * At run time, either BSMA1516 (for CPU 1.1)
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500236 * or BSMA1617 (for CPU 1.0) (old)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500237 * is OR'ed in too.
238 */
Kumar Gala727c6a62009-03-26 01:34:38 -0500239#define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_RFCR16 \
240 | LSDMR_PRETOACT7 \
241 | LSDMR_ACTTORW7 \
242 | LSDMR_BL8 \
243 | LSDMR_WRC4 \
244 | LSDMR_CL3 \
245 | LSDMR_RFEN \
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500246 )
247
248/*
249 * The CADMUS registers are connected to CS3 on CDS.
250 * The new memory map places CADMUS at 0xf8000000.
251 *
252 * For BR3, need:
253 * Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0
254 * port-size = 8-bits = BR[19:20] = 01
255 * no parity checking = BR[21:22] = 00
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500256 * GPMC for MSEL = BR[24:26] = 000
257 * Valid = BR[31] = 1
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500258 *
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500259 * 0 4 8 12 16 20 24 28
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500260 * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801
261 *
262 * For OR3, need:
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500263 * 1 MB mask for AM, OR[0:16] = 1111 1111 1111 0000 0
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500264 * disable buffer ctrl OR[19] = 0
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500265 * CSNT OR[20] = 1
266 * ACS OR[21:22] = 11
267 * XACS OR[23] = 1
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500268 * SCY 15 wait states OR[24:27] = 1111 max is suboptimal but safe
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500269 * SETA OR[28] = 0
270 * TRLX OR[29] = 1
271 * EHTR OR[30] = 1
272 * EAD extra time OR[31] = 1
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500273 *
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500274 * 0 4 8 12 16 20 24 28
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500275 * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7
276 */
277
Jon Loeliger6bcdb402008-03-19 15:02:07 -0500278#define CONFIG_FSL_CADMUS
279
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500280#define CADMUS_BASE_ADDR 0xf8000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800281#ifdef CONFIG_PHYS_64BIT
282#define CADMUS_BASE_ADDR_PHYS 0xff8000000ull
283#else
chenhui zhaoe97171e2011-10-13 13:40:59 +0800284#define CADMUS_BASE_ADDR_PHYS CADMUS_BASE_ADDR
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800285#endif
chenhui zhaoe97171e2011-10-13 13:40:59 +0800286#define CONFIG_SYS_BR3_PRELIM \
287 (BR_PHYS_ADDR(CADMUS_BASE_ADDR_PHYS) | BR_PS_8 | BR_V)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200288#define CONFIG_SYS_OR3_PRELIM 0xfff00ff7
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500289
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200290#define CONFIG_SYS_INIT_RAM_LOCK 1
291#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200292#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500293
Wolfgang Denk0191e472010-10-26 14:34:52 +0200294#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200295#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500296
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200297#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
chenhui zhao3560dbd2011-09-06 16:41:19 +0000298#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500299
300/* Serial Port */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200301#define CONFIG_SYS_NS16550_SERIAL
302#define CONFIG_SYS_NS16550_REG_SIZE 1
303#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500304
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200305#define CONFIG_SYS_BAUDRATE_TABLE \
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500306 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
307
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200308#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
309#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500310
Jon Loeliger43d818f2006-10-20 15:50:15 -0500311/*
312 * I2C
313 */
Heiko Schocherf2850742012-10-24 13:48:22 +0200314#define CONFIG_SYS_I2C
315#define CONFIG_SYS_I2C_FSL
316#define CONFIG_SYS_FSL_I2C_SPEED 400000
317#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
318#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
319#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500320
Timur Tabi0b87d3f2008-07-18 16:52:23 +0200321/* EEPROM */
322#define CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200323#define CONFIG_SYS_I2C_EEPROM_CCID
324#define CONFIG_SYS_ID_EEPROM
325#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
326#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
Timur Tabi0b87d3f2008-07-18 16:52:23 +0200327
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500328/*
329 * General PCI
Sergei Shtylyov6ffad932006-12-27 22:07:15 +0300330 * Memory space is mapped 1-1, but I/O space must start from 0.
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500331 */
Kumar Galaef43b6e2008-12-02 16:08:39 -0600332#define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800333#ifdef CONFIG_PHYS_64BIT
334#define CONFIG_SYS_PCI1_MEM_BUS 0xe0000000
335#define CONFIG_SYS_PCI1_MEM_PHYS 0xc00000000ull
336#else
Kumar Gala3fe80872008-12-02 16:08:36 -0600337#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
Kumar Galaef43b6e2008-12-02 16:08:39 -0600338#define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800339#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200340#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
Kumar Gala60ff4642008-12-02 16:08:40 -0600341#define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000
Kumar Gala64bb6d12008-12-02 16:08:37 -0600342#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800343#ifdef CONFIG_PHYS_64BIT
344#define CONFIG_SYS_PCI1_IO_PHYS 0xfe2000000ull
345#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200346#define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800347#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200348#define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500349
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500350#ifdef CONFIG_PCIE1
Kumar Galaac799852010-12-17 10:21:22 -0600351#define CONFIG_SYS_PCIE1_NAME "Slot"
Kumar Galaef43b6e2008-12-02 16:08:39 -0600352#define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800353#ifdef CONFIG_PHYS_64BIT
354#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
355#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc20000000ull
356#else
Kumar Gala3fe80872008-12-02 16:08:36 -0600357#define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000
Kumar Galaef43b6e2008-12-02 16:08:39 -0600358#define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800359#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200360#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
Kumar Gala60ff4642008-12-02 16:08:40 -0600361#define CONFIG_SYS_PCIE1_IO_VIRT 0xe3000000
Kumar Gala64bb6d12008-12-02 16:08:37 -0600362#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800363#ifdef CONFIG_PHYS_64BIT
364#define CONFIG_SYS_PCIE1_IO_PHYS 0xfe3000000ull
365#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200366#define CONFIG_SYS_PCIE1_IO_PHYS 0xe3000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800367#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200368#define CONFIG_SYS_PCIE1_IO_SIZE 0x00100000 /* 1M */
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500369#endif
Zang Roy-r61911a5f77dc2006-12-14 14:14:55 +0800370
371/*
372 * RapidIO MMU
373 */
chenhui zhaoe97171e2011-10-13 13:40:59 +0800374#define CONFIG_SYS_SRIO1_MEM_VIRT 0xc0000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800375#ifdef CONFIG_PHYS_64BIT
376#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc40000000ull
377#else
chenhui zhaoe97171e2011-10-13 13:40:59 +0800378#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc0000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800379#endif
Kumar Galaad4e9d42011-01-04 17:57:59 -0600380#define CONFIG_SYS_SRIO1_MEM_SIZE 0x20000000 /* 512M */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500381
Randy Vinson1dfd6d92007-02-27 19:42:22 -0700382#ifdef CONFIG_LEGACY
383#define BRIDGE_ID 17
384#define VIA_ID 2
385#else
386#define BRIDGE_ID 28
387#define VIA_ID 4
388#endif
389
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500390#if defined(CONFIG_PCI)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500391#undef CONFIG_EEPRO100
392#undef CONFIG_TULIP
393
chenhui zhao3560dbd2011-09-06 16:41:19 +0000394#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500395
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500396#endif /* CONFIG_PCI */
397
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500398#if defined(CONFIG_TSEC_ENET)
399
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500400#define CONFIG_MII 1 /* MII PHY management */
Kim Phillips177e58f2007-05-16 16:52:19 -0500401#define CONFIG_TSEC1 1
402#define CONFIG_TSEC1_NAME "eTSEC0"
403#define CONFIG_TSEC2 1
404#define CONFIG_TSEC2_NAME "eTSEC1"
405#define CONFIG_TSEC3 1
406#define CONFIG_TSEC3_NAME "eTSEC2"
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500407#define CONFIG_TSEC4
Kim Phillips177e58f2007-05-16 16:52:19 -0500408#define CONFIG_TSEC4_NAME "eTSEC3"
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500409#undef CONFIG_MPC85XX_FEC
410
chenhui zhaod1077b62011-09-06 16:41:18 +0000411#define CONFIG_PHY_MARVELL
412
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500413#define TSEC1_PHY_ADDR 0
414#define TSEC2_PHY_ADDR 1
415#define TSEC3_PHY_ADDR 2
416#define TSEC4_PHY_ADDR 3
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500417
418#define TSEC1_PHYIDX 0
419#define TSEC2_PHYIDX 0
420#define TSEC3_PHYIDX 0
421#define TSEC4_PHYIDX 0
Andy Fleming09b88df2007-08-15 20:03:25 -0500422#define TSEC1_FLAGS TSEC_GIGABIT
423#define TSEC2_FLAGS TSEC_GIGABIT
424#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
425#define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500426
427/* Options are: eTSEC[0-3] */
428#define CONFIG_ETHPRIME "eTSEC0"
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500429#endif /* CONFIG_TSEC_ENET */
430
431/*
432 * Environment
433 */
chenhui zhao3560dbd2011-09-06 16:41:19 +0000434#if CONFIG_SYS_MONITOR_BASE > 0xfff80000
435#define CONFIG_ENV_ADDR 0xfff80000
436#else
437#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
438#endif
439#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K for env */
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200440#define CONFIG_ENV_SIZE 0x2000
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500441
442#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200443#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500444
Jon Loeligere63319f2007-06-13 13:22:08 -0500445/*
Jon Loeligered26c742007-07-10 09:10:49 -0500446 * BOOTP options
447 */
448#define CONFIG_BOOTP_BOOTFILESIZE
Jon Loeligered26c742007-07-10 09:10:49 -0500449
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500450#undef CONFIG_WATCHDOG /* watchdog disabled */
451
452/*
453 * Miscellaneous configurable options
454 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200455#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500456
457/*
458 * For booting Linux, the board info and command line data
Kumar Gala39ffcc12011-04-28 10:13:41 -0500459 * have to be in the first 64 MB of memory, since this is
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500460 * the maximum mapped by the Linux kernel during initialization.
461 */
Kumar Gala39ffcc12011-04-28 10:13:41 -0500462#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
463#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500464
Jon Loeligere63319f2007-06-13 13:22:08 -0500465#if defined(CONFIG_CMD_KGDB)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500466#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500467#endif
468
469/*
470 * Environment Configuration
471 */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500472#if defined(CONFIG_TSEC_ENET)
Andy Fleming458c3892007-08-16 16:35:02 -0500473#define CONFIG_HAS_ETH0
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500474#define CONFIG_HAS_ETH1
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500475#define CONFIG_HAS_ETH2
Andy Fleming239e75f2006-09-13 10:34:18 -0500476#define CONFIG_HAS_ETH3
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500477#endif
478
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500479#define CONFIG_IPADDR 192.168.1.253
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500480
Mario Six790d8442018-03-28 14:38:20 +0200481#define CONFIG_HOSTNAME "unknown"
Joe Hershberger257ff782011-10-13 13:03:47 +0000482#define CONFIG_ROOTPATH "/nfsroot"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000483#define CONFIG_BOOTFILE "8548cds/uImage.uboot"
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500484#define CONFIG_UBOOTPATH 8548cds/u-boot.bin /* TFTP server */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500485
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500486#define CONFIG_SERVERIP 192.168.1.1
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500487#define CONFIG_GATEWAYIP 192.168.1.1
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500488#define CONFIG_NETMASK 255.255.255.0
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500489
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500490#define CONFIG_LOADADDR 1000000 /*default location for tftp and bootm*/
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500491
chenhui zhao3560dbd2011-09-06 16:41:19 +0000492#define CONFIG_EXTRA_ENV_SETTINGS \
493 "hwconfig=fsl_ddr:ecc=off\0" \
494 "netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200495 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
chenhui zhao3560dbd2011-09-06 16:41:19 +0000496 "tftpflash=tftpboot $loadaddr $uboot; " \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200497 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
498 " +$filesize; " \
499 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
500 " +$filesize; " \
501 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
502 " $filesize; " \
503 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
504 " +$filesize; " \
505 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
506 " $filesize\0" \
chenhui zhao3560dbd2011-09-06 16:41:19 +0000507 "consoledev=ttyS1\0" \
508 "ramdiskaddr=2000000\0" \
509 "ramdiskfile=ramdisk.uboot\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500510 "fdtaddr=1e00000\0" \
chenhui zhao3560dbd2011-09-06 16:41:19 +0000511 "fdtfile=mpc8548cds.dtb\0"
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500512
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500513#define CONFIG_NFSBOOTCOMMAND \
514 "setenv bootargs root=/dev/nfs rw " \
515 "nfsroot=$serverip:$rootpath " \
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500516 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500517 "console=$consoledev,$baudrate $othbootargs;" \
518 "tftp $loadaddr $bootfile;" \
Ed Swarthoutf66cbc82007-08-21 09:38:59 -0500519 "tftp $fdtaddr $fdtfile;" \
520 "bootm $loadaddr - $fdtaddr"
Andy Fleming7243f972006-09-13 10:33:35 -0500521
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500522#define CONFIG_RAMBOOTCOMMAND \
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500523 "setenv bootargs root=/dev/ram rw " \
524 "console=$consoledev,$baudrate $othbootargs;" \
525 "tftp $ramdiskaddr $ramdiskfile;" \
526 "tftp $loadaddr $bootfile;" \
Ed Swarthoutf66cbc82007-08-21 09:38:59 -0500527 "tftp $fdtaddr $fdtfile;" \
528 "bootm $loadaddr $ramdiskaddr $fdtaddr"
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500529
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500530#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500531
532#endif /* __CONFIG_H */