blob: b7796236fd476cdd9b5c581ba4d73bf8ec647b38 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -05002/*
Kumar Galaad4e9d42011-01-04 17:57:59 -06003 * Copyright 2004, 2007, 2010-2011 Freescale Semiconductor.
Biwen Li037fa1a2020-05-01 20:56:37 +08004 * Copyright 2020 NXP
Jon Loeliger77a4f6e2005-07-25 14:05:07 -05005 */
6
7/*
8 * mpc8548cds board configuration file
9 *
10 * Please refer to doc/README.mpc85xxcds for more info.
11 *
12 */
13#ifndef __CONFIG_H
14#define __CONFIG_H
15
Kumar Galaad4e9d42011-01-04 17:57:59 -060016#define CONFIG_SYS_SRIO
17#define CONFIG_SRIO1 /* SRIO port 1 */
18
Ed Swarthout95ae0a02007-07-27 01:50:52 -050019#define CONFIG_PCI1 /* PCI controller 1 */
Robert P. J. Daya8099812016-05-03 19:52:49 -040020#define CONFIG_PCIE1 /* PCIE controller 1 (slot 1) */
Ed Swarthout95ae0a02007-07-27 01:50:52 -050021#undef CONFIG_PCI2
Kumar Gala7738d5c2008-10-21 11:33:58 -050022#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Ed Swarthout95ae0a02007-07-27 01:50:52 -050023
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050024#define CONFIG_ENV_OVERWRITE
Ed Swarthout95ae0a02007-07-27 01:50:52 -050025#define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050026
Jon Loeliger6bcdb402008-03-19 15:02:07 -050027#define CONFIG_FSL_VIA
Jon Loeliger6bcdb402008-03-19 15:02:07 -050028
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050029#ifndef __ASSEMBLY__
30extern unsigned long get_clock_freq(void);
31#endif
32#define CONFIG_SYS_CLK_FREQ get_clock_freq() /* sysclk for MPC85xx */
33
34/*
35 * These can be toggled for performance analysis, otherwise use default.
36 */
Ed Swarthout95ae0a02007-07-27 01:50:52 -050037#define CONFIG_L2_CACHE /* toggle L2 cache */
38#define CONFIG_BTB /* toggle branch predition */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050039
40/*
41 * Only possible on E500 Version 2 or newer cores.
42 */
43#define CONFIG_ENABLE_36BIT_PHYS 1
44
chenhui zhaoa9dd52d2011-10-13 13:41:00 +080045#ifdef CONFIG_PHYS_64BIT
46#define CONFIG_ADDR_MAP
47#define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
48#endif
49
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020050#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
51#define CONFIG_SYS_MEMTEST_END 0x00400000
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050052
Timur Tabid8f341c2011-08-04 18:03:41 -050053#define CONFIG_SYS_CCSRBAR 0xe0000000
54#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050055
Jon Loeligerc378bae2008-03-18 13:51:06 -050056/* DDR Setup */
Jon Loeligerc378bae2008-03-18 13:51:06 -050057#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
58#define CONFIG_DDR_SPD
Jon Loeligerc378bae2008-03-18 13:51:06 -050059
chenhui zhao3560dbd2011-09-06 16:41:19 +000060#define CONFIG_DDR_ECC
Dave Liud3ca1242008-10-28 17:53:38 +080061#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
Jon Loeligerc378bae2008-03-18 13:51:06 -050062#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
63
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020064#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
65#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050066
Jon Loeligerc378bae2008-03-18 13:51:06 -050067#define CONFIG_DIMM_SLOTS_PER_CTLR 1
68#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050069
Jon Loeligerc378bae2008-03-18 13:51:06 -050070/* I2C addresses of SPD EEPROMs */
71#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
72
73/* Make sure required options are set */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050074#ifndef CONFIG_SPD_EEPROM
75#error ("CONFIG_SPD_EEPROM is required")
76#endif
77
78#undef CONFIG_CLOCKS_IN_MHZ
chenhui zhaoe97171e2011-10-13 13:40:59 +080079/*
80 * Physical Address Map
81 *
82 * 32bit:
83 * 0x0000_0000 0x7fff_ffff DDR 2G cacheable
84 * 0x8000_0000 0x9fff_ffff PCI1 MEM 512M cacheable
85 * 0xa000_0000 0xbfff_ffff PCIe MEM 512M cacheable
86 * 0xc000_0000 0xdfff_ffff RapidIO 512M cacheable
87 * 0xe000_0000 0xe00f_ffff CCSR 1M non-cacheable
88 * 0xe200_0000 0xe20f_ffff PCI1 IO 1M non-cacheable
89 * 0xe300_0000 0xe30f_ffff PCIe IO 1M non-cacheable
90 * 0xf000_0000 0xf3ff_ffff SDRAM 64M cacheable
91 * 0xf800_0000 0xf80f_ffff NVRAM/CADMUS 1M non-cacheable
92 * 0xff00_0000 0xff7f_ffff FLASH (2nd bank) 8M non-cacheable
93 * 0xff80_0000 0xffff_ffff FLASH (boot bank) 8M non-cacheable
94 *
chenhui zhaoa9dd52d2011-10-13 13:41:00 +080095 * 36bit:
96 * 0x00000_0000 0x07fff_ffff DDR 2G cacheable
97 * 0xc0000_0000 0xc1fff_ffff PCI1 MEM 512M cacheable
98 * 0xc2000_0000 0xc3fff_ffff PCIe MEM 512M cacheable
99 * 0xc4000_0000 0xc5fff_ffff RapidIO 512M cacheable
100 * 0xfe000_0000 0xfe00f_ffff CCSR 1M non-cacheable
101 * 0xfe200_0000 0xfe20f_ffff PCI1 IO 1M non-cacheable
102 * 0xfe300_0000 0xfe30f_ffff PCIe IO 1M non-cacheable
103 * 0xff000_0000 0xff3ff_ffff SDRAM 64M cacheable
104 * 0xff800_0000 0xff80f_ffff NVRAM/CADMUS 1M non-cacheable
105 * 0xfff00_0000 0xfff7f_ffff FLASH (2nd bank) 8M non-cacheable
106 * 0xfff80_0000 0xfffff_ffff FLASH (boot bank) 8M non-cacheable
107 *
chenhui zhaoe97171e2011-10-13 13:40:59 +0800108 */
109
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500110/*
111 * Local Bus Definitions
112 */
113
114/*
115 * FLASH on the Local Bus
116 * Two banks, 8M each, using the CFI driver.
117 * Boot from BR0/OR0 bank at 0xff00_0000
118 * Alternate BR1/OR1 bank at 0xff80_0000
119 *
120 * BR0, BR1:
121 * Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0
122 * Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0
123 * Port Size = 16 bits = BRx[19:20] = 10
124 * Use GPCM = BRx[24:26] = 000
125 * Valid = BRx[31] = 1
126 *
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500127 * 0 4 8 12 16 20 24 28
128 * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001 BR0
129 * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001 BR1
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500130 *
131 * OR0, OR1:
132 * Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0
133 * Reserved ORx[17:18] = 11, confusion here?
134 * CSNT = ORx[20] = 1
135 * ACS = half cycle delay = ORx[21:22] = 11
136 * SCY = 6 = ORx[24:27] = 0110
137 * TRLX = use relaxed timing = ORx[29] = 1
138 * EAD = use external address latch delay = OR[31] = 1
139 *
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500140 * 0 4 8 12 16 20 24 28
141 * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 ORx
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500142 */
143
chenhui zhaoe97171e2011-10-13 13:40:59 +0800144#define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 16M */
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800145#ifdef CONFIG_PHYS_64BIT
146#define CONFIG_SYS_FLASH_BASE_PHYS 0xfff000000ull
147#else
chenhui zhaoe97171e2011-10-13 13:40:59 +0800148#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800149#endif
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500150
chenhui zhaoe97171e2011-10-13 13:40:59 +0800151#define CONFIG_SYS_BR0_PRELIM \
Timur Tabib56570c2012-07-06 07:39:26 +0000152 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x800000) | BR_PS_16 | BR_V)
chenhui zhaoe97171e2011-10-13 13:40:59 +0800153#define CONFIG_SYS_BR1_PRELIM \
154 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500155
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200156#define CONFIG_SYS_OR0_PRELIM 0xff806e65
157#define CONFIG_SYS_OR1_PRELIM 0xff806e65
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500158
chenhui zhaoe97171e2011-10-13 13:40:59 +0800159#define CONFIG_SYS_FLASH_BANKS_LIST \
160 {CONFIG_SYS_FLASH_BASE_PHYS + 0x800000, CONFIG_SYS_FLASH_BASE_PHYS}
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200161#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
162#define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
163#undef CONFIG_SYS_FLASH_CHECKSUM
164#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
165#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500166
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200167#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500168
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200169#define CONFIG_SYS_FLASH_EMPTY_INFO
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500170
chenhui zhao3560dbd2011-09-06 16:41:19 +0000171#define CONFIG_HWCONFIG /* enable hwconfig */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500172
173/*
174 * SDRAM on the Local Bus
175 */
chenhui zhaoe97171e2011-10-13 13:40:59 +0800176#define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800177#ifdef CONFIG_PHYS_64BIT
178#define CONFIG_SYS_LBC_SDRAM_BASE_PHYS 0xff0000000ull
179#else
chenhui zhaoe97171e2011-10-13 13:40:59 +0800180#define CONFIG_SYS_LBC_SDRAM_BASE_PHYS CONFIG_SYS_LBC_SDRAM_BASE
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800181#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200182#define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500183
184/*
185 * Base Register 2 and Option Register 2 configure SDRAM.
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200186 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500187 *
188 * For BR2, need:
189 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
190 * port-size = 32-bits = BR2[19:20] = 11
191 * no parity checking = BR2[21:22] = 00
192 * SDRAM for MSEL = BR2[24:26] = 011
193 * Valid = BR[31] = 1
194 *
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500195 * 0 4 8 12 16 20 24 28
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500196 * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
197 *
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200198 * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500199 * FIXME: the top 17 bits of BR2.
200 */
201
chenhui zhaoe97171e2011-10-13 13:40:59 +0800202#define CONFIG_SYS_BR2_PRELIM \
203 (BR_PHYS_ADDR(CONFIG_SYS_LBC_SDRAM_BASE_PHYS) \
204 | BR_PS_32 | (3<<BR_MSEL_SHIFT) | BR_V)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500205
206/*
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200207 * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500208 *
209 * For OR2, need:
210 * 64MB mask for AM, OR2[0:7] = 1111 1100
211 * XAM, OR2[17:18] = 11
212 * 9 columns OR2[19-21] = 010
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500213 * 13 rows OR2[23-25] = 100
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500214 * EAD set for extra time OR[31] = 1
215 *
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500216 * 0 4 8 12 16 20 24 28
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500217 * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
218 */
219
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200220#define CONFIG_SYS_OR2_PRELIM 0xfc006901
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500221
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200222#define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */
223#define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
224#define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
225#define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500226
227/*
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500228 * Common settings for all Local Bus SDRAM commands.
229 * At run time, either BSMA1516 (for CPU 1.1)
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500230 * or BSMA1617 (for CPU 1.0) (old)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500231 * is OR'ed in too.
232 */
Kumar Gala727c6a62009-03-26 01:34:38 -0500233#define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_RFCR16 \
234 | LSDMR_PRETOACT7 \
235 | LSDMR_ACTTORW7 \
236 | LSDMR_BL8 \
237 | LSDMR_WRC4 \
238 | LSDMR_CL3 \
239 | LSDMR_RFEN \
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500240 )
241
242/*
243 * The CADMUS registers are connected to CS3 on CDS.
244 * The new memory map places CADMUS at 0xf8000000.
245 *
246 * For BR3, need:
247 * Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0
248 * port-size = 8-bits = BR[19:20] = 01
249 * no parity checking = BR[21:22] = 00
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500250 * GPMC for MSEL = BR[24:26] = 000
251 * Valid = BR[31] = 1
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500252 *
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500253 * 0 4 8 12 16 20 24 28
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500254 * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801
255 *
256 * For OR3, need:
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500257 * 1 MB mask for AM, OR[0:16] = 1111 1111 1111 0000 0
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500258 * disable buffer ctrl OR[19] = 0
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500259 * CSNT OR[20] = 1
260 * ACS OR[21:22] = 11
261 * XACS OR[23] = 1
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500262 * SCY 15 wait states OR[24:27] = 1111 max is suboptimal but safe
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500263 * SETA OR[28] = 0
264 * TRLX OR[29] = 1
265 * EHTR OR[30] = 1
266 * EAD extra time OR[31] = 1
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500267 *
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500268 * 0 4 8 12 16 20 24 28
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500269 * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7
270 */
271
Jon Loeliger6bcdb402008-03-19 15:02:07 -0500272#define CONFIG_FSL_CADMUS
273
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500274#define CADMUS_BASE_ADDR 0xf8000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800275#ifdef CONFIG_PHYS_64BIT
276#define CADMUS_BASE_ADDR_PHYS 0xff8000000ull
277#else
chenhui zhaoe97171e2011-10-13 13:40:59 +0800278#define CADMUS_BASE_ADDR_PHYS CADMUS_BASE_ADDR
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800279#endif
chenhui zhaoe97171e2011-10-13 13:40:59 +0800280#define CONFIG_SYS_BR3_PRELIM \
281 (BR_PHYS_ADDR(CADMUS_BASE_ADDR_PHYS) | BR_PS_8 | BR_V)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200282#define CONFIG_SYS_OR3_PRELIM 0xfff00ff7
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500283
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200284#define CONFIG_SYS_INIT_RAM_LOCK 1
285#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200286#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500287
Wolfgang Denk0191e472010-10-26 14:34:52 +0200288#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200289#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500290
Hou Zhiqiang8547bb22019-08-20 09:35:35 +0000291#define CONFIG_SYS_MONITOR_LEN (512 * 1024)
chenhui zhao3560dbd2011-09-06 16:41:19 +0000292#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500293
294/* Serial Port */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200295#define CONFIG_SYS_NS16550_SERIAL
296#define CONFIG_SYS_NS16550_REG_SIZE 1
297#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500298
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200299#define CONFIG_SYS_BAUDRATE_TABLE \
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500300 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
301
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200302#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
303#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500304
Jon Loeliger43d818f2006-10-20 15:50:15 -0500305/*
306 * I2C
307 */
Biwen Li037fa1a2020-05-01 20:56:37 +0800308#ifndef CONFIG_DM_I2C
Heiko Schocherf2850742012-10-24 13:48:22 +0200309#define CONFIG_SYS_I2C
Heiko Schocherf2850742012-10-24 13:48:22 +0200310#define CONFIG_SYS_FSL_I2C_SPEED 400000
311#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
312#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
313#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
Biwen Li037fa1a2020-05-01 20:56:37 +0800314#else
315#define CONFIG_SYS_SPD_BUS_NUM 0
316#define CONFIG_I2C_SET_DEFAULT_BUS_NUM
317#define CONFIG_I2C_DEFAULT_BUS_NUMBER 0
318#endif
319#define CONFIG_SYS_I2C_FSL
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500320
Timur Tabi0b87d3f2008-07-18 16:52:23 +0200321/* EEPROM */
322#define CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200323#define CONFIG_SYS_I2C_EEPROM_CCID
324#define CONFIG_SYS_ID_EEPROM
325#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
326#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
Timur Tabi0b87d3f2008-07-18 16:52:23 +0200327
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500328/*
329 * General PCI
Sergei Shtylyov6ffad932006-12-27 22:07:15 +0300330 * Memory space is mapped 1-1, but I/O space must start from 0.
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500331 */
Kumar Galaef43b6e2008-12-02 16:08:39 -0600332#define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800333#ifdef CONFIG_PHYS_64BIT
334#define CONFIG_SYS_PCI1_MEM_BUS 0xe0000000
335#define CONFIG_SYS_PCI1_MEM_PHYS 0xc00000000ull
336#else
Kumar Gala3fe80872008-12-02 16:08:36 -0600337#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
Kumar Galaef43b6e2008-12-02 16:08:39 -0600338#define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800339#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200340#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
Kumar Gala60ff4642008-12-02 16:08:40 -0600341#define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000
Kumar Gala64bb6d12008-12-02 16:08:37 -0600342#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800343#ifdef CONFIG_PHYS_64BIT
344#define CONFIG_SYS_PCI1_IO_PHYS 0xfe2000000ull
345#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200346#define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800347#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200348#define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500349
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500350#ifdef CONFIG_PCIE1
Kumar Galaef43b6e2008-12-02 16:08:39 -0600351#define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800352#ifdef CONFIG_PHYS_64BIT
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800353#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc20000000ull
354#else
Kumar Galaef43b6e2008-12-02 16:08:39 -0600355#define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800356#endif
Kumar Gala60ff4642008-12-02 16:08:40 -0600357#define CONFIG_SYS_PCIE1_IO_VIRT 0xe3000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800358#ifdef CONFIG_PHYS_64BIT
359#define CONFIG_SYS_PCIE1_IO_PHYS 0xfe3000000ull
360#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200361#define CONFIG_SYS_PCIE1_IO_PHYS 0xe3000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800362#endif
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500363#endif
Zang Roy-r61911a5f77dc2006-12-14 14:14:55 +0800364
365/*
366 * RapidIO MMU
367 */
chenhui zhaoe97171e2011-10-13 13:40:59 +0800368#define CONFIG_SYS_SRIO1_MEM_VIRT 0xc0000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800369#ifdef CONFIG_PHYS_64BIT
370#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc40000000ull
371#else
chenhui zhaoe97171e2011-10-13 13:40:59 +0800372#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc0000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800373#endif
Kumar Galaad4e9d42011-01-04 17:57:59 -0600374#define CONFIG_SYS_SRIO1_MEM_SIZE 0x20000000 /* 512M */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500375
Randy Vinson1dfd6d92007-02-27 19:42:22 -0700376#ifdef CONFIG_LEGACY
377#define BRIDGE_ID 17
378#define VIA_ID 2
379#else
380#define BRIDGE_ID 28
381#define VIA_ID 4
382#endif
383
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500384#if defined(CONFIG_PCI)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500385#undef CONFIG_EEPRO100
386#undef CONFIG_TULIP
387
Hou Zhiqiangf2e520c2019-08-27 11:05:26 +0000388#if !defined(CONFIG_DM_PCI)
389#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
390#define CONFIG_PCI_INDIRECT_BRIDGE 1
391#define CONFIG_SYS_PCIE1_NAME "Slot"
392#ifdef CONFIG_PHYS_64BIT
393#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
394#else
395#define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000
396#endif
397#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
398#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
399#define CONFIG_SYS_PCIE1_IO_SIZE 0x00100000 /* 1M */
400#endif
401
chenhui zhao3560dbd2011-09-06 16:41:19 +0000402#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500403
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500404#endif /* CONFIG_PCI */
405
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500406#if defined(CONFIG_TSEC_ENET)
407
Kim Phillips177e58f2007-05-16 16:52:19 -0500408#define CONFIG_TSEC1 1
409#define CONFIG_TSEC1_NAME "eTSEC0"
410#define CONFIG_TSEC2 1
411#define CONFIG_TSEC2_NAME "eTSEC1"
412#define CONFIG_TSEC3 1
413#define CONFIG_TSEC3_NAME "eTSEC2"
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500414#define CONFIG_TSEC4
Kim Phillips177e58f2007-05-16 16:52:19 -0500415#define CONFIG_TSEC4_NAME "eTSEC3"
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500416#undef CONFIG_MPC85XX_FEC
417
418#define TSEC1_PHY_ADDR 0
419#define TSEC2_PHY_ADDR 1
420#define TSEC3_PHY_ADDR 2
421#define TSEC4_PHY_ADDR 3
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500422
423#define TSEC1_PHYIDX 0
424#define TSEC2_PHYIDX 0
425#define TSEC3_PHYIDX 0
426#define TSEC4_PHYIDX 0
Andy Fleming09b88df2007-08-15 20:03:25 -0500427#define TSEC1_FLAGS TSEC_GIGABIT
428#define TSEC2_FLAGS TSEC_GIGABIT
429#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
430#define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500431
432/* Options are: eTSEC[0-3] */
433#define CONFIG_ETHPRIME "eTSEC0"
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500434#endif /* CONFIG_TSEC_ENET */
435
436/*
437 * Environment
438 */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500439
440#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200441#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500442
Jon Loeligere63319f2007-06-13 13:22:08 -0500443/*
Jon Loeligered26c742007-07-10 09:10:49 -0500444 * BOOTP options
445 */
446#define CONFIG_BOOTP_BOOTFILESIZE
Jon Loeligered26c742007-07-10 09:10:49 -0500447
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500448#undef CONFIG_WATCHDOG /* watchdog disabled */
449
450/*
451 * Miscellaneous configurable options
452 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200453#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500454
455/*
456 * For booting Linux, the board info and command line data
Kumar Gala39ffcc12011-04-28 10:13:41 -0500457 * have to be in the first 64 MB of memory, since this is
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500458 * the maximum mapped by the Linux kernel during initialization.
459 */
Kumar Gala39ffcc12011-04-28 10:13:41 -0500460#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
461#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500462
Jon Loeligere63319f2007-06-13 13:22:08 -0500463#if defined(CONFIG_CMD_KGDB)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500464#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500465#endif
466
467/*
468 * Environment Configuration
469 */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500470#if defined(CONFIG_TSEC_ENET)
Andy Fleming458c3892007-08-16 16:35:02 -0500471#define CONFIG_HAS_ETH0
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500472#define CONFIG_HAS_ETH1
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500473#define CONFIG_HAS_ETH2
Andy Fleming239e75f2006-09-13 10:34:18 -0500474#define CONFIG_HAS_ETH3
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500475#endif
476
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500477#define CONFIG_IPADDR 192.168.1.253
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500478
Mario Six790d8442018-03-28 14:38:20 +0200479#define CONFIG_HOSTNAME "unknown"
Joe Hershberger257ff782011-10-13 13:03:47 +0000480#define CONFIG_ROOTPATH "/nfsroot"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000481#define CONFIG_BOOTFILE "8548cds/uImage.uboot"
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500482#define CONFIG_UBOOTPATH 8548cds/u-boot.bin /* TFTP server */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500483
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500484#define CONFIG_SERVERIP 192.168.1.1
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500485#define CONFIG_GATEWAYIP 192.168.1.1
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500486#define CONFIG_NETMASK 255.255.255.0
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500487
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500488#define CONFIG_LOADADDR 1000000 /*default location for tftp and bootm*/
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500489
chenhui zhao3560dbd2011-09-06 16:41:19 +0000490#define CONFIG_EXTRA_ENV_SETTINGS \
491 "hwconfig=fsl_ddr:ecc=off\0" \
492 "netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200493 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
chenhui zhao3560dbd2011-09-06 16:41:19 +0000494 "tftpflash=tftpboot $loadaddr $uboot; " \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200495 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
496 " +$filesize; " \
497 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
498 " +$filesize; " \
499 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
500 " $filesize; " \
501 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
502 " +$filesize; " \
503 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
504 " $filesize\0" \
chenhui zhao3560dbd2011-09-06 16:41:19 +0000505 "consoledev=ttyS1\0" \
506 "ramdiskaddr=2000000\0" \
507 "ramdiskfile=ramdisk.uboot\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500508 "fdtaddr=1e00000\0" \
chenhui zhao3560dbd2011-09-06 16:41:19 +0000509 "fdtfile=mpc8548cds.dtb\0"
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500510
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500511#define CONFIG_NFSBOOTCOMMAND \
512 "setenv bootargs root=/dev/nfs rw " \
513 "nfsroot=$serverip:$rootpath " \
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500514 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500515 "console=$consoledev,$baudrate $othbootargs;" \
516 "tftp $loadaddr $bootfile;" \
Ed Swarthoutf66cbc82007-08-21 09:38:59 -0500517 "tftp $fdtaddr $fdtfile;" \
518 "bootm $loadaddr - $fdtaddr"
Andy Fleming7243f972006-09-13 10:33:35 -0500519
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500520#define CONFIG_RAMBOOTCOMMAND \
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500521 "setenv bootargs root=/dev/ram rw " \
522 "console=$consoledev,$baudrate $othbootargs;" \
523 "tftp $ramdiskaddr $ramdiskfile;" \
524 "tftp $loadaddr $bootfile;" \
Ed Swarthoutf66cbc82007-08-21 09:38:59 -0500525 "tftp $fdtaddr $fdtfile;" \
526 "bootm $loadaddr $ramdiskaddr $fdtaddr"
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500527
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500528#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500529
530#endif /* __CONFIG_H */