blob: c50894a61861e801131009489b1f8dc29f9c92e8 [file] [log] [blame]
Mingkai Hu0e58b512015-10-26 19:47:50 +08001/*
2 * Copyright 2015, Freescale Semiconductor
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7#ifndef _ASM_ARMV8_FSL_LAYERSCAPE_CONFIG_H_
8#define _ASM_ARMV8_FSL_LAYERSCAPE_CONFIG_H_
9
York Sunbad49842016-09-26 08:09:24 -070010#include <linux/kconfig.h>
Mingkai Hu0e58b512015-10-26 19:47:50 +080011#include <fsl_ddrc_version.h>
12
Shaohui Xie6759cc22016-09-07 17:56:09 +080013#define CONFIG_STANDALONE_LOAD_ADDR 0x80300000
14
York Sun0804d562015-12-04 11:57:08 -080015/*
16 * Reserve secure memory
17 * To be aligned with MMU block size
18 */
19#define CONFIG_SYS_MEM_RESERVE_SECURE (2048 * 1024) /* 2MB */
20
York Suncbe8e1c2016-04-04 11:41:26 -070021#ifdef CONFIG_LS2080A
Mingkai Hu0e58b512015-10-26 19:47:50 +080022#define CONFIG_SYS_FSL_CLUSTER_CLOCKS { 1, 1, 4, 4 }
23#define SRDS_MAX_LANES 8
Mingkai Hu0e58b512015-10-26 19:47:50 +080024#define CONFIG_SYS_PAGE_SIZE 0x10000
Mingkai Hu0e58b512015-10-26 19:47:50 +080025#ifndef L1_CACHE_BYTES
26#define L1_CACHE_SHIFT 6
27#define L1_CACHE_BYTES BIT(L1_CACHE_SHIFT)
Priyanka Jain4a6f1732016-11-17 12:29:55 +053028#define CONFIG_FSL_TZASC_400
Mingkai Hu0e58b512015-10-26 19:47:50 +080029#endif
30
31#define CONFIG_SYS_FSL_OCRAM_BASE 0x18000000 /* initial RAM */
32#define CONFIG_SYS_FSL_OCRAM_SIZE 0x00200000 /* 2M */
33
34/* DDR */
Mingkai Hu0e58b512015-10-26 19:47:50 +080035#define CONFIG_SYS_LS2_DDR_BLOCK1_SIZE ((phys_size_t)2 << 30)
36#define CONFIG_MAX_MEM_MAPPED CONFIG_SYS_LS2_DDR_BLOCK1_SIZE
37
38#define CONFIG_SYS_FSL_CCSR_GUR_LE
39#define CONFIG_SYS_FSL_CCSR_SCFG_LE
40#define CONFIG_SYS_FSL_ESDHC_LE
41#define CONFIG_SYS_FSL_IFC_LE
Mingkai Hu19218992015-11-11 17:58:34 +080042#define CONFIG_SYS_FSL_PEX_LUT_LE
Mingkai Hu0e58b512015-10-26 19:47:50 +080043
44#define CONFIG_SYS_MEMAC_LITTLE_ENDIAN
45
46/* Generic Interrupt Controller Definitions */
47#define GICD_BASE 0x06000000
48#define GICR_BASE 0x06100000
49
50/* SMMU Defintions */
51#define SMMU_BASE 0x05000000 /* GR0 Base */
52
Saksham Jain62888be2016-03-23 16:24:32 +053053/* SFP */
54#define CONFIG_SYS_FSL_SFP_VER_3_4
55#define CONFIG_SYS_FSL_SFP_LE
Saksham Jain6ae7f582016-03-23 16:24:33 +053056#define CONFIG_SYS_FSL_SRK_LE
57
58/* SEC */
59#define CONFIG_SYS_FSL_SEC_LE
60#define CONFIG_SYS_FSL_SEC_COMPAT 5
61
62/* Security Monitor */
63#define CONFIG_SYS_FSL_SEC_MON_LE
64
Saksham Jain6121f082016-03-23 16:24:34 +053065/* Secure Boot */
66#define CONFIG_ESBC_HDR_LS
Saksham Jain62888be2016-03-23 16:24:32 +053067
Saksham Jain7b0b2502016-03-23 16:24:39 +053068/* DCFG - GUR */
69#define CONFIG_SYS_FSL_CCSR_GUR_LE
70
Mingkai Hu0e58b512015-10-26 19:47:50 +080071/* Cache Coherent Interconnect */
72#define CCI_MN_BASE 0x04000000
73#define CCI_MN_RNF_NODEID_LIST 0x180
74#define CCI_MN_DVM_DOMAIN_CTL 0x200
75#define CCI_MN_DVM_DOMAIN_CTL_SET 0x210
76
York Sund957a672015-11-04 09:53:10 -080077#define CCI_HN_F_0_BASE (CCI_MN_BASE + 0x200000)
78#define CCI_HN_F_1_BASE (CCI_MN_BASE + 0x210000)
79#define CCN_HN_F_SAM_CTL 0x8 /* offset on base HN_F base */
80#define CCN_HN_F_SAM_NODEID_MASK 0x7f
81#define CCN_HN_F_SAM_NODEID_DDR0 0x4
82#define CCN_HN_F_SAM_NODEID_DDR1 0xe
83
Mingkai Hu0e58b512015-10-26 19:47:50 +080084#define CCI_RN_I_0_BASE (CCI_MN_BASE + 0x800000)
85#define CCI_RN_I_2_BASE (CCI_MN_BASE + 0x820000)
86#define CCI_RN_I_6_BASE (CCI_MN_BASE + 0x860000)
87#define CCI_RN_I_12_BASE (CCI_MN_BASE + 0x8C0000)
88#define CCI_RN_I_16_BASE (CCI_MN_BASE + 0x900000)
89#define CCI_RN_I_20_BASE (CCI_MN_BASE + 0x940000)
90
91#define CCI_S0_QOS_CONTROL_BASE(x) ((CCI_RN_I_0_BASE + (x * 0x10000)) + 0x10)
92#define CCI_S1_QOS_CONTROL_BASE(x) ((CCI_RN_I_0_BASE + (x * 0x10000)) + 0x110)
93#define CCI_S2_QOS_CONTROL_BASE(x) ((CCI_RN_I_0_BASE + (x * 0x10000)) + 0x210)
94
Prabhakar Kushwahaedbbd252016-01-25 12:08:45 +053095#define CCI_AUX_CONTROL_BASE(x) ((CCI_RN_I_0_BASE + (x * 0x10000)) + 0x0500)
96
Mingkai Hu0e58b512015-10-26 19:47:50 +080097/* TZ Protection Controller Definitions */
98#define TZPC_BASE 0x02200000
99#define TZPCR0SIZE_BASE (TZPC_BASE)
100#define TZPCDECPROT_0_STAT_BASE (TZPC_BASE + 0x800)
101#define TZPCDECPROT_0_SET_BASE (TZPC_BASE + 0x804)
102#define TZPCDECPROT_0_CLR_BASE (TZPC_BASE + 0x808)
103#define TZPCDECPROT_1_STAT_BASE (TZPC_BASE + 0x80C)
104#define TZPCDECPROT_1_SET_BASE (TZPC_BASE + 0x810)
105#define TZPCDECPROT_1_CLR_BASE (TZPC_BASE + 0x814)
106#define TZPCDECPROT_2_STAT_BASE (TZPC_BASE + 0x818)
107#define TZPCDECPROT_2_SET_BASE (TZPC_BASE + 0x81C)
108#define TZPCDECPROT_2_CLR_BASE (TZPC_BASE + 0x820)
109
Prabhakar Kushwaha22cfe962015-11-05 12:00:14 +0530110#define DCSR_CGACRE5 0x700070914ULL
111#define EPU_EPCMPR5 0x700060914ULL
112#define EPU_EPCCR5 0x700060814ULL
113#define EPU_EPSMCR5 0x700060228ULL
114#define EPU_EPECR5 0x700060314ULL
115#define EPU_EPCTR5 0x700060a14ULL
116#define EPU_EPGCR 0x700060000ULL
117
Mingkai Hu0e58b512015-10-26 19:47:50 +0800118#define CONFIG_SYS_FSL_ERRATUM_A008336
119#define CONFIG_SYS_FSL_ERRATUM_A008511
120#define CONFIG_SYS_FSL_ERRATUM_A008514
121#define CONFIG_SYS_FSL_ERRATUM_A008585
122#define CONFIG_SYS_FSL_ERRATUM_A008751
Prabhakar Kushwaha22cfe962015-11-05 12:00:14 +0530123#define CONFIG_SYS_FSL_ERRATUM_A009635
Shengzhou Liubdda96c2015-12-16 16:45:41 +0800124#define CONFIG_SYS_FSL_ERRATUM_A009663
Shengzhou Liu9c3cdc22016-03-16 13:50:23 +0800125#define CONFIG_SYS_FSL_ERRATUM_A009801
Shengzhou Liub03e1b12016-03-10 17:36:57 +0800126#define CONFIG_SYS_FSL_ERRATUM_A009803
Shengzhou Liufa2e2fb2016-01-06 11:26:51 +0800127#define CONFIG_SYS_FSL_ERRATUM_A009942
Shengzhou Liuc72d12e2016-05-10 16:03:47 +0800128#define CONFIG_SYS_FSL_ERRATUM_A010165
Shengzhou Liubdda96c2015-12-16 16:45:41 +0800129
Ashish kumar9c6d33c2016-01-27 18:09:32 +0530130/* ARM A57 CORE ERRATA */
Ashish kumarb01bbb72016-01-29 16:40:08 +0530131#define CONFIG_ARM_ERRATA_826974
132#define CONFIG_ARM_ERRATA_828024
Ashish kumar9c6d33c2016-01-27 18:09:32 +0530133#define CONFIG_ARM_ERRATA_829520
134#define CONFIG_ARM_ERRATA_833471
135
Alex Porosanub4848d02016-04-29 15:17:59 +0300136#define CONFIG_SYS_FSL_MAX_NUM_OF_SEC 1
Qianyu Gong8aec7192016-07-05 16:01:53 +0800137#elif defined(CONFIG_FSL_LSCH2)
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800138#define CONFIG_SYS_FSL_SEC_COMPAT 5
139#define CONFIG_SYS_FSL_OCRAM_BASE 0x10000000 /* initial RAM */
Qianyu Gong8aec7192016-07-05 16:01:53 +0800140#define CONFIG_SYS_FSL_OCRAM_SIZE 0x00200000 /* 2M */
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800141
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800142#define CONFIG_SYS_FSL_CCSR_SCFG_BE
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800143#define CONFIG_SYS_FSL_ESDHC_BE
144#define CONFIG_SYS_FSL_WDOG_BE
145#define CONFIG_SYS_FSL_DSPI_BE
146#define CONFIG_SYS_FSL_QSPI_BE
Qianyu Gong8aec7192016-07-05 16:01:53 +0800147#define CONFIG_SYS_FSL_CCSR_GUR_BE
Mingkai Hu19218992015-11-11 17:58:34 +0800148#define CONFIG_SYS_FSL_PEX_LUT_BE
Qianyu Gong8aec7192016-07-05 16:01:53 +0800149#define CONFIG_SYS_FSL_SEC_BE
150
Qianyu Gong8aec7192016-07-05 16:01:53 +0800151/* SoC related */
152#ifdef CONFIG_LS1043A
Qianyu Gong8aec7192016-07-05 16:01:53 +0800153#define CONFIG_SYS_FMAN_V3
154#define CONFIG_SYS_NUM_FMAN 1
155#define CONFIG_SYS_NUM_FM1_DTSEC 7
156#define CONFIG_SYS_NUM_FM1_10GEC 1
Qianyu Gong8aec7192016-07-05 16:01:53 +0800157#define CONFIG_SYS_DDR_BLOCK1_SIZE ((phys_size_t)2 << 30)
158#define CONFIG_MAX_MEM_MAPPED CONFIG_SYS_DDR_BLOCK1_SIZE
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800159
160#define QE_MURAM_SIZE 0x6000UL
161#define MAX_QE_RISC 1
162#define QE_NUM_OF_SNUM 28
163
Qianyu Gong8aec7192016-07-05 16:01:53 +0800164#define CONFIG_SYS_FSL_IFC_BE
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800165#define CONFIG_SYS_FSL_SFP_VER_3_2
Aneesh Bansalb3e98202015-12-08 13:54:29 +0530166#define CONFIG_SYS_FSL_SEC_MON_BE
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800167#define CONFIG_SYS_FSL_SFP_BE
168#define CONFIG_SYS_FSL_SRK_LE
169#define CONFIG_KEY_REVOCATION
170
171/* SMMU Defintions */
172#define SMMU_BASE 0x09000000
173
174/* Generic Interrupt Controller Definitions */
175#define GICD_BASE 0x01401000
176#define GICC_BASE 0x01402000
177
Shengzhou Liuddf060b2016-04-07 16:22:21 +0800178#define CONFIG_SYS_FSL_ERRATUM_A008850
Shengzhou Liubdda96c2015-12-16 16:45:41 +0800179#define CONFIG_SYS_FSL_ERRATUM_A009663
Mingkai Hu8beb0752015-12-07 16:58:54 +0800180#define CONFIG_SYS_FSL_ERRATUM_A009929
Shengzhou Liu3ed72eb2016-01-29 16:56:01 +0800181#define CONFIG_SYS_FSL_ERRATUM_A009942
Mingkai Hu172081c2016-02-02 11:28:03 +0800182#define CONFIG_SYS_FSL_ERRATUM_A009660
Alex Porosanub4848d02016-04-29 15:17:59 +0300183#define CONFIG_SYS_FSL_MAX_NUM_OF_SEC 1
York Sunb3d71642016-09-26 08:09:26 -0700184#elif defined(CONFIG_ARCH_LS1012A)
Prabhakar Kushwahad169ebe2016-06-03 18:41:31 +0530185#undef CONFIG_SYS_FSL_DDRC_ARM_GEN3
186
Prabhakar Kushwahad169ebe2016-06-03 18:41:31 +0530187#define GICD_BASE 0x01401000
188#define GICC_BASE 0x01402000
York Sunbad49842016-09-26 08:09:24 -0700189#elif defined(CONFIG_ARCH_LS1046A)
Mingkai Hucd54c0f2016-07-05 16:01:55 +0800190#define CONFIG_SYS_FMAN_V3
191#define CONFIG_SYS_NUM_FMAN 1
192#define CONFIG_SYS_NUM_FM1_DTSEC 8
193#define CONFIG_SYS_NUM_FM1_10GEC 2
Mingkai Hucd54c0f2016-07-05 16:01:55 +0800194#define CONFIG_SYS_DDR_BLOCK1_SIZE ((phys_size_t)2 << 30)
195#define CONFIG_MAX_MEM_MAPPED CONFIG_SYS_DDR_BLOCK1_SIZE
196
Mingkai Hucd54c0f2016-07-05 16:01:55 +0800197#define CONFIG_SYS_FSL_IFC_BE
198#define CONFIG_SYS_FSL_SFP_VER_3_2
199#define CONFIG_SYS_FSL_SNVS_LE
200#define CONFIG_SYS_FSL_SFP_BE
201#define CONFIG_SYS_FSL_SRK_LE
202#define CONFIG_KEY_REVOCATION
203
204/* SMMU Defintions */
205#define SMMU_BASE 0x09000000
206
207/* Generic Interrupt Controller Definitions */
208#define GICD_BASE 0x01410000
209#define GICC_BASE 0x01420000
210
211#define CONFIG_SYS_FSL_MAX_NUM_OF_SEC 1
Shengzhou Liu4fd4e1d2016-09-07 17:56:11 +0800212
213#define CONFIG_SYS_FSL_ERRATUM_A008511
214#define CONFIG_SYS_FSL_ERRATUM_A009801
215#define CONFIG_SYS_FSL_ERRATUM_A009803
216#define CONFIG_SYS_FSL_ERRATUM_A009942
217#define CONFIG_SYS_FSL_ERRATUM_A010165
Mingkai Hu0e58b512015-10-26 19:47:50 +0800218#else
219#error SoC not defined
220#endif
Qianyu Gong8aec7192016-07-05 16:01:53 +0800221#endif
Mingkai Hu0e58b512015-10-26 19:47:50 +0800222
223#endif /* _ASM_ARMV8_FSL_LAYERSCAPE_CONFIG_H_ */