blob: cc25811fc1cda736ea0427dbe2cd53f2ebc67583 [file] [log] [blame]
Mingkai Hu0e58b512015-10-26 19:47:50 +08001/*
2 * Copyright 2015, Freescale Semiconductor
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7#ifndef _ASM_ARMV8_FSL_LAYERSCAPE_CONFIG_H_
8#define _ASM_ARMV8_FSL_LAYERSCAPE_CONFIG_H_
9
10#include <fsl_ddrc_version.h>
11
12#ifdef CONFIG_SYS_FSL_DDR4
13#define CONFIG_SYS_FSL_DDRC_GEN4
14#else
15#define CONFIG_SYS_FSL_DDRC_ARM_GEN3 /* Enable Freescale ARM DDR3 driver */
16#endif
17#define CONFIG_SYS_FSL_DDR /* Freescale DDR driver */
18#define CONFIG_SYS_FSL_DDR_VER FSL_DDR_VER_5_0
19
York Sun0804d562015-12-04 11:57:08 -080020/*
21 * Reserve secure memory
22 * To be aligned with MMU block size
23 */
24#define CONFIG_SYS_MEM_RESERVE_SECURE (2048 * 1024) /* 2MB */
25
Prabhakar Kushwaha77f7ded2015-11-09 16:42:20 +053026#if defined(CONFIG_LS2080A) || defined(CONFIG_LS2085A)
Mingkai Hu0e58b512015-10-26 19:47:50 +080027#define CONFIG_MAX_CPUS 16
28#define CONFIG_SYS_FSL_IFC_BANK_COUNT 8
Prabhakar Kushwaha77f7ded2015-11-09 16:42:20 +053029#ifdef CONFIG_LS2080A
Prabhakar Kushwaha122bcfd2015-11-09 16:42:07 +053030#define CONFIG_NUM_DDR_CONTROLLERS 2
Prabhakar Kushwaha77f7ded2015-11-09 16:42:20 +053031#endif
32#ifdef CONFIG_LS2085A
33#define CONFIG_NUM_DDR_CONTROLLERS 3
34#define CONFIG_SYS_FSL_HAS_DP_DDR
35#endif
Mingkai Hu0e58b512015-10-26 19:47:50 +080036#define CONFIG_SYS_FSL_CLUSTER_CLOCKS { 1, 1, 4, 4 }
37#define SRDS_MAX_LANES 8
38#define CONFIG_SYS_FSL_SRDS_1
39#define CONFIG_SYS_FSL_SRDS_2
40#define CONFIG_SYS_PAGE_SIZE 0x10000
41#define CONFIG_SYS_CACHELINE_SIZE 64
42#ifndef L1_CACHE_BYTES
43#define L1_CACHE_SHIFT 6
44#define L1_CACHE_BYTES BIT(L1_CACHE_SHIFT)
45#endif
46
47#define CONFIG_SYS_FSL_OCRAM_BASE 0x18000000 /* initial RAM */
48#define CONFIG_SYS_FSL_OCRAM_SIZE 0x00200000 /* 2M */
49
50/* DDR */
51#define CONFIG_SYS_FSL_DDR_LE
52#define CONFIG_SYS_LS2_DDR_BLOCK1_SIZE ((phys_size_t)2 << 30)
53#define CONFIG_MAX_MEM_MAPPED CONFIG_SYS_LS2_DDR_BLOCK1_SIZE
54
55#define CONFIG_SYS_FSL_CCSR_GUR_LE
56#define CONFIG_SYS_FSL_CCSR_SCFG_LE
57#define CONFIG_SYS_FSL_ESDHC_LE
58#define CONFIG_SYS_FSL_IFC_LE
Mingkai Hu19218992015-11-11 17:58:34 +080059#define CONFIG_SYS_FSL_PEX_LUT_LE
Mingkai Hu0e58b512015-10-26 19:47:50 +080060
61#define CONFIG_SYS_MEMAC_LITTLE_ENDIAN
62
63/* Generic Interrupt Controller Definitions */
64#define GICD_BASE 0x06000000
65#define GICR_BASE 0x06100000
66
67/* SMMU Defintions */
68#define SMMU_BASE 0x05000000 /* GR0 Base */
69
Saksham Jain62888be2016-03-23 16:24:32 +053070/* SFP */
71#define CONFIG_SYS_FSL_SFP_VER_3_4
72#define CONFIG_SYS_FSL_SFP_LE
Saksham Jain6ae7f582016-03-23 16:24:33 +053073#define CONFIG_SYS_FSL_SRK_LE
74
75/* SEC */
76#define CONFIG_SYS_FSL_SEC_LE
77#define CONFIG_SYS_FSL_SEC_COMPAT 5
78
79/* Security Monitor */
80#define CONFIG_SYS_FSL_SEC_MON_LE
81
Saksham Jain6121f082016-03-23 16:24:34 +053082/* Secure Boot */
83#define CONFIG_ESBC_HDR_LS
Saksham Jain62888be2016-03-23 16:24:32 +053084
Mingkai Hu0e58b512015-10-26 19:47:50 +080085/* Cache Coherent Interconnect */
86#define CCI_MN_BASE 0x04000000
87#define CCI_MN_RNF_NODEID_LIST 0x180
88#define CCI_MN_DVM_DOMAIN_CTL 0x200
89#define CCI_MN_DVM_DOMAIN_CTL_SET 0x210
90
York Sund957a672015-11-04 09:53:10 -080091#define CCI_HN_F_0_BASE (CCI_MN_BASE + 0x200000)
92#define CCI_HN_F_1_BASE (CCI_MN_BASE + 0x210000)
93#define CCN_HN_F_SAM_CTL 0x8 /* offset on base HN_F base */
94#define CCN_HN_F_SAM_NODEID_MASK 0x7f
95#define CCN_HN_F_SAM_NODEID_DDR0 0x4
96#define CCN_HN_F_SAM_NODEID_DDR1 0xe
97
Mingkai Hu0e58b512015-10-26 19:47:50 +080098#define CCI_RN_I_0_BASE (CCI_MN_BASE + 0x800000)
99#define CCI_RN_I_2_BASE (CCI_MN_BASE + 0x820000)
100#define CCI_RN_I_6_BASE (CCI_MN_BASE + 0x860000)
101#define CCI_RN_I_12_BASE (CCI_MN_BASE + 0x8C0000)
102#define CCI_RN_I_16_BASE (CCI_MN_BASE + 0x900000)
103#define CCI_RN_I_20_BASE (CCI_MN_BASE + 0x940000)
104
105#define CCI_S0_QOS_CONTROL_BASE(x) ((CCI_RN_I_0_BASE + (x * 0x10000)) + 0x10)
106#define CCI_S1_QOS_CONTROL_BASE(x) ((CCI_RN_I_0_BASE + (x * 0x10000)) + 0x110)
107#define CCI_S2_QOS_CONTROL_BASE(x) ((CCI_RN_I_0_BASE + (x * 0x10000)) + 0x210)
108
Prabhakar Kushwahaedbbd252016-01-25 12:08:45 +0530109#define CCI_AUX_CONTROL_BASE(x) ((CCI_RN_I_0_BASE + (x * 0x10000)) + 0x0500)
110
Mingkai Hu0e58b512015-10-26 19:47:50 +0800111/* TZ Protection Controller Definitions */
112#define TZPC_BASE 0x02200000
113#define TZPCR0SIZE_BASE (TZPC_BASE)
114#define TZPCDECPROT_0_STAT_BASE (TZPC_BASE + 0x800)
115#define TZPCDECPROT_0_SET_BASE (TZPC_BASE + 0x804)
116#define TZPCDECPROT_0_CLR_BASE (TZPC_BASE + 0x808)
117#define TZPCDECPROT_1_STAT_BASE (TZPC_BASE + 0x80C)
118#define TZPCDECPROT_1_SET_BASE (TZPC_BASE + 0x810)
119#define TZPCDECPROT_1_CLR_BASE (TZPC_BASE + 0x814)
120#define TZPCDECPROT_2_STAT_BASE (TZPC_BASE + 0x818)
121#define TZPCDECPROT_2_SET_BASE (TZPC_BASE + 0x81C)
122#define TZPCDECPROT_2_CLR_BASE (TZPC_BASE + 0x820)
123
Prabhakar Kushwaha22cfe962015-11-05 12:00:14 +0530124#define DCSR_CGACRE5 0x700070914ULL
125#define EPU_EPCMPR5 0x700060914ULL
126#define EPU_EPCCR5 0x700060814ULL
127#define EPU_EPSMCR5 0x700060228ULL
128#define EPU_EPECR5 0x700060314ULL
129#define EPU_EPCTR5 0x700060a14ULL
130#define EPU_EPGCR 0x700060000ULL
131
Mingkai Hu0e58b512015-10-26 19:47:50 +0800132#define CONFIG_SYS_FSL_ERRATUM_A008336
133#define CONFIG_SYS_FSL_ERRATUM_A008511
134#define CONFIG_SYS_FSL_ERRATUM_A008514
135#define CONFIG_SYS_FSL_ERRATUM_A008585
136#define CONFIG_SYS_FSL_ERRATUM_A008751
Prabhakar Kushwaha22cfe962015-11-05 12:00:14 +0530137#define CONFIG_SYS_FSL_ERRATUM_A009635
Shengzhou Liubdda96c2015-12-16 16:45:41 +0800138#define CONFIG_SYS_FSL_ERRATUM_A009663
Shengzhou Liub03e1b12016-03-10 17:36:57 +0800139#define CONFIG_SYS_FSL_ERRATUM_A009803
Shengzhou Liufa2e2fb2016-01-06 11:26:51 +0800140#define CONFIG_SYS_FSL_ERRATUM_A009942
Shengzhou Liubdda96c2015-12-16 16:45:41 +0800141
Ashish kumar9c6d33c2016-01-27 18:09:32 +0530142/* ARM A57 CORE ERRATA */
Ashish kumarb01bbb72016-01-29 16:40:08 +0530143#define CONFIG_ARM_ERRATA_826974
144#define CONFIG_ARM_ERRATA_828024
Ashish kumar9c6d33c2016-01-27 18:09:32 +0530145#define CONFIG_ARM_ERRATA_829520
146#define CONFIG_ARM_ERRATA_833471
147
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800148#elif defined(CONFIG_LS1043A)
149#define CONFIG_MAX_CPUS 4
150#define CONFIG_SYS_CACHELINE_SIZE 64
151#define CONFIG_SYS_FMAN_V3
152#define CONFIG_SYS_NUM_FMAN 1
153#define CONFIG_SYS_NUM_FM1_DTSEC 7
154#define CONFIG_SYS_NUM_FM1_10GEC 1
155#define CONFIG_SYS_FSL_IFC_BANK_COUNT 4
156#define CONFIG_NUM_DDR_CONTROLLERS 1
157#define CONFIG_SYS_CCSRBAR_DEFAULT 0x01000000
158#define CONFIG_SYS_FSL_SEC_COMPAT 5
159#define CONFIG_SYS_FSL_OCRAM_BASE 0x10000000 /* initial RAM */
160#define CONFIG_SYS_FSL_OCRAM_SIZE 0x200000 /* 2 MiB */
161#define CONFIG_SYS_FSL_DDR_BE
Shaohui Xief6c83952015-11-23 15:23:48 +0800162#define CONFIG_SYS_DDR_BLOCK1_SIZE ((phys_size_t)2 << 30)
163#define CONFIG_MAX_MEM_MAPPED CONFIG_SYS_DDR_BLOCK1_SIZE
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800164
165#define CONFIG_SYS_FSL_CCSR_GUR_BE
166#define CONFIG_SYS_FSL_CCSR_SCFG_BE
167#define CONFIG_SYS_FSL_IFC_BE
168#define CONFIG_SYS_FSL_ESDHC_BE
169#define CONFIG_SYS_FSL_WDOG_BE
170#define CONFIG_SYS_FSL_DSPI_BE
171#define CONFIG_SYS_FSL_QSPI_BE
Mingkai Hu19218992015-11-11 17:58:34 +0800172#define CONFIG_SYS_FSL_PEX_LUT_BE
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800173
174#define QE_MURAM_SIZE 0x6000UL
175#define MAX_QE_RISC 1
176#define QE_NUM_OF_SNUM 28
177
178#define SRDS_MAX_LANES 4
179#define CONFIG_SYS_FSL_SRDS_1
180#define CONFIG_SYS_FSL_PCIE_COMPAT "fsl,qoriq-pcie-v2.4"
181
182#define CONFIG_SYS_FSL_SFP_VER_3_2
Aneesh Bansalb3e98202015-12-08 13:54:29 +0530183#define CONFIG_SYS_FSL_SEC_MON_BE
184#define CONFIG_SYS_FSL_SEC_BE
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800185#define CONFIG_SYS_FSL_SFP_BE
186#define CONFIG_SYS_FSL_SRK_LE
187#define CONFIG_KEY_REVOCATION
188
189/* SMMU Defintions */
190#define SMMU_BASE 0x09000000
191
192/* Generic Interrupt Controller Definitions */
193#define GICD_BASE 0x01401000
194#define GICC_BASE 0x01402000
195
Shengzhou Liubdda96c2015-12-16 16:45:41 +0800196#define CONFIG_SYS_FSL_ERRATUM_A009663
Mingkai Hu8beb0752015-12-07 16:58:54 +0800197#define CONFIG_SYS_FSL_ERRATUM_A009929
Shengzhou Liu3ed72eb2016-01-29 16:56:01 +0800198#define CONFIG_SYS_FSL_ERRATUM_A009942
Mingkai Hu172081c2016-02-02 11:28:03 +0800199#define CONFIG_SYS_FSL_ERRATUM_A009660
Mingkai Hu0e58b512015-10-26 19:47:50 +0800200#else
201#error SoC not defined
202#endif
203
204#endif /* _ASM_ARMV8_FSL_LAYERSCAPE_CONFIG_H_ */