blob: a5fdb0433dc76a21df38f7ed76ceeb9bb9186ed9 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Chandan Nath98b036e2011-10-14 02:58:24 +00002/*
3 * emif4.c
4 *
5 * AM33XX emif4 configuration file
6 *
7 * Copyright (C) 2011, Texas Instruments, Incorporated - http://www.ti.com/
Chandan Nath98b036e2011-10-14 02:58:24 +00008 */
9
10#include <common.h>
11#include <asm/arch/cpu.h>
12#include <asm/arch/ddr_defs.h>
13#include <asm/arch/hardware.h>
14#include <asm/arch/clock.h>
Tom Rini034aba72012-07-03 09:20:06 -070015#include <asm/arch/sys_proto.h>
Chandan Nath98b036e2011-10-14 02:58:24 +000016#include <asm/io.h>
Tom Rini3fd44562012-07-03 08:51:34 -070017#include <asm/emif.h>
Chandan Nath98b036e2011-10-14 02:58:24 +000018
Matt Porter65991ec2013-03-15 10:07:03 +000019static struct vtp_reg *vtpreg[2] = {
20 (struct vtp_reg *)VTP0_CTRL_ADDR,
21 (struct vtp_reg *)VTP1_CTRL_ADDR};
22#ifdef CONFIG_AM33XX
Tom Rini4d451122012-07-30 14:13:16 -070023static struct ddr_ctrl *ddrctrl = (struct ddr_ctrl *)DDR_CTRL_ADDR;
Matt Porter65991ec2013-03-15 10:07:03 +000024#endif
Lokesh Vutlaa82d4e12013-12-10 15:02:22 +053025#ifdef CONFIG_AM43XX
26static struct ddr_ctrl *ddrctrl = (struct ddr_ctrl *)DDR_CTRL_ADDR;
27static struct cm_device_inst *cm_device =
28 (struct cm_device_inst *)CM_DEVICE_INST;
29#endif
Tom Rini4d451122012-07-30 14:13:16 -070030
Tom Rinifbb25522017-05-16 14:46:35 -040031#ifdef CONFIG_TI814X
Matt Porter40355102013-03-15 10:07:07 +000032void config_dmm(const struct dmm_lisa_map_regs *regs)
33{
Tom Rinifbb25522017-05-16 14:46:35 -040034 struct dmm_lisa_map_regs *hw_lisa_map_regs =
35 (struct dmm_lisa_map_regs *)DMM_BASE;
36
Matt Porter40355102013-03-15 10:07:07 +000037 enable_dmm_clocks();
38
39 writel(0, &hw_lisa_map_regs->dmm_lisa_map_3);
40 writel(0, &hw_lisa_map_regs->dmm_lisa_map_2);
41 writel(0, &hw_lisa_map_regs->dmm_lisa_map_1);
42 writel(0, &hw_lisa_map_regs->dmm_lisa_map_0);
43
44 writel(regs->dmm_lisa_map_3, &hw_lisa_map_regs->dmm_lisa_map_3);
45 writel(regs->dmm_lisa_map_2, &hw_lisa_map_regs->dmm_lisa_map_2);
46 writel(regs->dmm_lisa_map_1, &hw_lisa_map_regs->dmm_lisa_map_1);
47 writel(regs->dmm_lisa_map_0, &hw_lisa_map_regs->dmm_lisa_map_0);
48}
Steve Kipiszc1399b42013-07-18 15:13:04 -040049#endif
Matt Porter40355102013-03-15 10:07:07 +000050
Matt Porter65991ec2013-03-15 10:07:03 +000051static void config_vtp(int nr)
Chandan Nath98b036e2011-10-14 02:58:24 +000052{
Matt Porter65991ec2013-03-15 10:07:03 +000053 writel(readl(&vtpreg[nr]->vtp0ctrlreg) | VTP_CTRL_ENABLE,
54 &vtpreg[nr]->vtp0ctrlreg);
55 writel(readl(&vtpreg[nr]->vtp0ctrlreg) & (~VTP_CTRL_START_EN),
56 &vtpreg[nr]->vtp0ctrlreg);
57 writel(readl(&vtpreg[nr]->vtp0ctrlreg) | VTP_CTRL_START_EN,
58 &vtpreg[nr]->vtp0ctrlreg);
Chandan Nath98b036e2011-10-14 02:58:24 +000059
60 /* Poll for READY */
Matt Porter65991ec2013-03-15 10:07:03 +000061 while ((readl(&vtpreg[nr]->vtp0ctrlreg) & VTP_CTRL_READY) !=
Chandan Nath98b036e2011-10-14 02:58:24 +000062 VTP_CTRL_READY)
63 ;
64}
65
Lokesh Vutla89a83bf2013-07-30 10:48:52 +053066void __weak ddr_pll_config(unsigned int ddrpll_m)
67{
68}
69
Lokesh Vutla303b2672013-12-10 15:02:21 +053070void config_ddr(unsigned int pll, const struct ctrl_ioregs *ioregs,
Peter Korsgaardeb6cf7b2012-10-18 01:21:12 +000071 const struct ddr_data *data, const struct cmd_control *ctrl,
Matt Porter65991ec2013-03-15 10:07:03 +000072 const struct emif_regs *regs, int nr)
Chandan Nath98b036e2011-10-14 02:58:24 +000073{
Peter Korsgaardeb6cf7b2012-10-18 01:21:12 +000074 ddr_pll_config(pll);
Matt Porter65991ec2013-03-15 10:07:03 +000075 config_vtp(nr);
76 config_cmd_ctrl(ctrl, nr);
Chandan Nath98b036e2011-10-14 02:58:24 +000077
Matt Porter65991ec2013-03-15 10:07:03 +000078 config_ddr_data(data, nr);
79#ifdef CONFIG_AM33XX
Lokesh Vutla303b2672013-12-10 15:02:21 +053080 config_io_ctrl(ioregs);
Chandan Nath98b036e2011-10-14 02:58:24 +000081
Tom Rini4b020fe2012-07-30 14:13:56 -070082 /* Set CKE to be controlled by EMIF/DDR PHY */
83 writel(DDR_CKE_CTRL_NORMAL, &ddrctrl->ddrckectrl);
James Doublesin53c723b2014-12-22 16:26:11 -060084
Matt Porter65991ec2013-03-15 10:07:03 +000085#endif
Lokesh Vutlaa82d4e12013-12-10 15:02:22 +053086#ifdef CONFIG_AM43XX
87 writel(readl(&cm_device->cm_dll_ctrl) & ~0x1, &cm_device->cm_dll_ctrl);
Jeroen Hofstee47c02952014-06-18 21:22:35 +020088 while ((readl(&cm_device->cm_dll_ctrl) & CM_DLL_READYST) == 0)
Lokesh Vutlaa82d4e12013-12-10 15:02:22 +053089 ;
Lokesh Vutlaa82d4e12013-12-10 15:02:22 +053090
91 config_io_ctrl(ioregs);
92
93 /* Set CKE to be controlled by EMIF/DDR PHY */
94 writel(DDR_CKE_CTRL_NORMAL, &ddrctrl->ddrckectrl);
James Doublesin53c723b2014-12-22 16:26:11 -060095
Tom Rinibe8d6352015-06-05 15:51:11 +053096 if (emif_sdram_type(regs->sdram_config) == EMIF_SDRAM_TYPE_DDR3)
Dave Gerlach382867f2018-03-17 13:24:30 +053097#ifndef CONFIG_SPL_RTC_DDR_SUPPORT
Tom Rinibe8d6352015-06-05 15:51:11 +053098 /* Allow EMIF to control DDR_RESET */
99 writel(0x00000000, &ddrctrl->ddrioctrl);
Dave Gerlach382867f2018-03-17 13:24:30 +0530100#else
101 /* Override EMIF DDR_RESET control */
102 writel(0x80000000, &ddrctrl->ddrioctrl);
103#endif /* CONFIG_SPL_RTC_DDR_SUPPORT */
Lokesh Vutlaa82d4e12013-12-10 15:02:22 +0530104#endif
105
Tom Rini4b020fe2012-07-30 14:13:56 -0700106 /* Program EMIF instance */
Matt Porter65991ec2013-03-15 10:07:03 +0000107 config_ddr_phy(regs, nr);
108 set_sdram_timings(regs, nr);
Lokesh Vutlaa82d4e12013-12-10 15:02:22 +0530109 if (get_emif_rev(EMIF1_BASE) == EMIF_4D5)
110 config_sdram_emif4d5(regs, nr);
111 else
112 config_sdram(regs, nr);
Chandan Nath98b036e2011-10-14 02:58:24 +0000113}