blob: 27fa3fb4628bbfa08ff38a29386d09144e799668 [file] [log] [blame]
Chandan Nath98b036e2011-10-14 02:58:24 +00001/*
2 * emif4.c
3 *
4 * AM33XX emif4 configuration file
5 *
6 * Copyright (C) 2011, Texas Instruments, Incorporated - http://www.ti.com/
7 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02008 * SPDX-License-Identifier: GPL-2.0+
Chandan Nath98b036e2011-10-14 02:58:24 +00009 */
10
11#include <common.h>
12#include <asm/arch/cpu.h>
13#include <asm/arch/ddr_defs.h>
14#include <asm/arch/hardware.h>
15#include <asm/arch/clock.h>
Tom Rini034aba72012-07-03 09:20:06 -070016#include <asm/arch/sys_proto.h>
Chandan Nath98b036e2011-10-14 02:58:24 +000017#include <asm/io.h>
Tom Rini3fd44562012-07-03 08:51:34 -070018#include <asm/emif.h>
Chandan Nath98b036e2011-10-14 02:58:24 +000019
20DECLARE_GLOBAL_DATA_PTR;
21
Chandan Nath98b036e2011-10-14 02:58:24 +000022int dram_init(void)
23{
Tom Rinicb23d3d2014-05-21 12:57:21 -040024#ifndef CONFIG_SKIP_LOWLEVEL_INIT
25 sdram_init();
26#endif
27
Chandan Nath98b036e2011-10-14 02:58:24 +000028 /* dram_init must store complete ramsize in gd->ram_size */
29 gd->ram_size = get_ram_size(
30 (void *)CONFIG_SYS_SDRAM_BASE,
31 CONFIG_MAX_RAM_BANK_SIZE);
32 return 0;
33}
34
35void dram_init_banksize(void)
36{
37 gd->bd->bi_dram[0].start = CONFIG_SYS_SDRAM_BASE;
38 gd->bd->bi_dram[0].size = gd->ram_size;
39}
40
41
Tom Rini8de09df2014-04-09 08:25:57 -040042#ifndef CONFIG_SKIP_LOWLEVEL_INIT
Steve Kipiszc1399b42013-07-18 15:13:04 -040043#ifdef CONFIG_TI81XX
Matt Porter40355102013-03-15 10:07:07 +000044static struct dmm_lisa_map_regs *hw_lisa_map_regs =
45 (struct dmm_lisa_map_regs *)DMM_BASE;
Steve Kipiszc1399b42013-07-18 15:13:04 -040046#endif
TENART Antoine35c7e522013-07-02 12:05:59 +020047#ifndef CONFIG_TI816X
Matt Porter65991ec2013-03-15 10:07:03 +000048static struct vtp_reg *vtpreg[2] = {
49 (struct vtp_reg *)VTP0_CTRL_ADDR,
50 (struct vtp_reg *)VTP1_CTRL_ADDR};
TENART Antoine35c7e522013-07-02 12:05:59 +020051#endif
Matt Porter65991ec2013-03-15 10:07:03 +000052#ifdef CONFIG_AM33XX
Tom Rini4d451122012-07-30 14:13:16 -070053static struct ddr_ctrl *ddrctrl = (struct ddr_ctrl *)DDR_CTRL_ADDR;
Matt Porter65991ec2013-03-15 10:07:03 +000054#endif
Lokesh Vutlaa82d4e12013-12-10 15:02:22 +053055#ifdef CONFIG_AM43XX
56static struct ddr_ctrl *ddrctrl = (struct ddr_ctrl *)DDR_CTRL_ADDR;
57static struct cm_device_inst *cm_device =
58 (struct cm_device_inst *)CM_DEVICE_INST;
59#endif
Tom Rini4d451122012-07-30 14:13:16 -070060
Steve Kipiszc1399b42013-07-18 15:13:04 -040061#ifdef CONFIG_TI81XX
Matt Porter40355102013-03-15 10:07:07 +000062void config_dmm(const struct dmm_lisa_map_regs *regs)
63{
64 enable_dmm_clocks();
65
66 writel(0, &hw_lisa_map_regs->dmm_lisa_map_3);
67 writel(0, &hw_lisa_map_regs->dmm_lisa_map_2);
68 writel(0, &hw_lisa_map_regs->dmm_lisa_map_1);
69 writel(0, &hw_lisa_map_regs->dmm_lisa_map_0);
70
71 writel(regs->dmm_lisa_map_3, &hw_lisa_map_regs->dmm_lisa_map_3);
72 writel(regs->dmm_lisa_map_2, &hw_lisa_map_regs->dmm_lisa_map_2);
73 writel(regs->dmm_lisa_map_1, &hw_lisa_map_regs->dmm_lisa_map_1);
74 writel(regs->dmm_lisa_map_0, &hw_lisa_map_regs->dmm_lisa_map_0);
75}
Steve Kipiszc1399b42013-07-18 15:13:04 -040076#endif
Matt Porter40355102013-03-15 10:07:07 +000077
TENART Antoine35c7e522013-07-02 12:05:59 +020078#ifndef CONFIG_TI816X
Matt Porter65991ec2013-03-15 10:07:03 +000079static void config_vtp(int nr)
Chandan Nath98b036e2011-10-14 02:58:24 +000080{
Matt Porter65991ec2013-03-15 10:07:03 +000081 writel(readl(&vtpreg[nr]->vtp0ctrlreg) | VTP_CTRL_ENABLE,
82 &vtpreg[nr]->vtp0ctrlreg);
83 writel(readl(&vtpreg[nr]->vtp0ctrlreg) & (~VTP_CTRL_START_EN),
84 &vtpreg[nr]->vtp0ctrlreg);
85 writel(readl(&vtpreg[nr]->vtp0ctrlreg) | VTP_CTRL_START_EN,
86 &vtpreg[nr]->vtp0ctrlreg);
Chandan Nath98b036e2011-10-14 02:58:24 +000087
88 /* Poll for READY */
Matt Porter65991ec2013-03-15 10:07:03 +000089 while ((readl(&vtpreg[nr]->vtp0ctrlreg) & VTP_CTRL_READY) !=
Chandan Nath98b036e2011-10-14 02:58:24 +000090 VTP_CTRL_READY)
91 ;
92}
TENART Antoine35c7e522013-07-02 12:05:59 +020093#endif
Chandan Nath98b036e2011-10-14 02:58:24 +000094
Lokesh Vutla89a83bf2013-07-30 10:48:52 +053095void __weak ddr_pll_config(unsigned int ddrpll_m)
96{
97}
98
Lokesh Vutla303b2672013-12-10 15:02:21 +053099void config_ddr(unsigned int pll, const struct ctrl_ioregs *ioregs,
Peter Korsgaardeb6cf7b2012-10-18 01:21:12 +0000100 const struct ddr_data *data, const struct cmd_control *ctrl,
Matt Porter65991ec2013-03-15 10:07:03 +0000101 const struct emif_regs *regs, int nr)
Chandan Nath98b036e2011-10-14 02:58:24 +0000102{
Peter Korsgaardeb6cf7b2012-10-18 01:21:12 +0000103 ddr_pll_config(pll);
TENART Antoine35c7e522013-07-02 12:05:59 +0200104#ifndef CONFIG_TI816X
Matt Porter65991ec2013-03-15 10:07:03 +0000105 config_vtp(nr);
TENART Antoine35c7e522013-07-02 12:05:59 +0200106#endif
Matt Porter65991ec2013-03-15 10:07:03 +0000107 config_cmd_ctrl(ctrl, nr);
Chandan Nath98b036e2011-10-14 02:58:24 +0000108
Matt Porter65991ec2013-03-15 10:07:03 +0000109 config_ddr_data(data, nr);
110#ifdef CONFIG_AM33XX
Lokesh Vutla303b2672013-12-10 15:02:21 +0530111 config_io_ctrl(ioregs);
Chandan Nath98b036e2011-10-14 02:58:24 +0000112
Tom Rini4b020fe2012-07-30 14:13:56 -0700113 /* Set CKE to be controlled by EMIF/DDR PHY */
114 writel(DDR_CKE_CTRL_NORMAL, &ddrctrl->ddrckectrl);
James Doublesin53c723b2014-12-22 16:26:11 -0600115
Matt Porter65991ec2013-03-15 10:07:03 +0000116#endif
Lokesh Vutlaa82d4e12013-12-10 15:02:22 +0530117#ifdef CONFIG_AM43XX
118 writel(readl(&cm_device->cm_dll_ctrl) & ~0x1, &cm_device->cm_dll_ctrl);
Jeroen Hofstee47c02952014-06-18 21:22:35 +0200119 while ((readl(&cm_device->cm_dll_ctrl) & CM_DLL_READYST) == 0)
Lokesh Vutlaa82d4e12013-12-10 15:02:22 +0530120 ;
Lokesh Vutlaa82d4e12013-12-10 15:02:22 +0530121
122 config_io_ctrl(ioregs);
123
124 /* Set CKE to be controlled by EMIF/DDR PHY */
125 writel(DDR_CKE_CTRL_NORMAL, &ddrctrl->ddrckectrl);
James Doublesin53c723b2014-12-22 16:26:11 -0600126
Tom Rinibe8d6352015-06-05 15:51:11 +0530127 if (emif_sdram_type(regs->sdram_config) == EMIF_SDRAM_TYPE_DDR3)
128 /* Allow EMIF to control DDR_RESET */
129 writel(0x00000000, &ddrctrl->ddrioctrl);
Lokesh Vutlaa82d4e12013-12-10 15:02:22 +0530130#endif
131
Tom Rini4b020fe2012-07-30 14:13:56 -0700132 /* Program EMIF instance */
Matt Porter65991ec2013-03-15 10:07:03 +0000133 config_ddr_phy(regs, nr);
134 set_sdram_timings(regs, nr);
Lokesh Vutlaa82d4e12013-12-10 15:02:22 +0530135 if (get_emif_rev(EMIF1_BASE) == EMIF_4D5)
136 config_sdram_emif4d5(regs, nr);
137 else
138 config_sdram(regs, nr);
Chandan Nath98b036e2011-10-14 02:58:24 +0000139}
140#endif