blob: 33c73f67b57fbf6b9f5683f1dafb2134fd2a244f [file] [log] [blame]
wdenkc6097192002-11-03 00:24:07 +00001/*
Marek Vasutb9091622011-10-31 14:12:39 +01002 * armboot - Startup Code for XScale CPU-core
wdenkc6097192002-11-03 00:24:07 +00003 *
4 * Copyright (C) 1998 Dan Malek <dmalek@jlc.net>
5 * Copyright (C) 1999 Magnus Damm <kieraypc01.p.y.kie.era.ericsson.se>
6 * Copyright (C) 2000 Wolfgang Denk <wd@denx.de>
wdenkc0aa5c52003-12-06 19:49:23 +00007 * Copyright (C) 2001 Alex Zuepke <azu@sysgo.de>
Marek Vasutb9091622011-10-31 14:12:39 +01008 * Copyright (C) 2001 Marius Groger <mag@sysgo.de>
9 * Copyright (C) 2002 Alex Zupke <azu@sysgo.de>
10 * Copyright (C) 2002 Gary Jennejohn <garyj@denx.de>
wdenk1fe2c702003-03-06 21:55:29 +000011 * Copyright (C) 2002 Kyle Harris <kharris@nexus-tech.net>
Wolfgang Denk61ccd1d2006-03-06 23:18:48 +010012 * Copyright (C) 2003 Kai-Uwe Bloem <kai-uwe.bloem@auerswald.de>
Marek Vasutb9091622011-10-31 14:12:39 +010013 * Copyright (C) 2003 Kshitij <kshitij@ti.com>
14 * Copyright (C) 2003 Richard Woodruff <r-woodruff2@ti.com>
15 * Copyright (C) 2003 Robert Schwebel <r.schwebel@pengutronix.de>
16 * Copyright (C) 2004 Texas Instruments <r-woodruff2@ti.com>
17 * Copyright (C) 2010 Marek Vasut <marek.vasut@gmail.com>
wdenkc6097192002-11-03 00:24:07 +000018 *
19 * See file CREDITS for list of people who contributed to this
20 * project.
21 *
22 * This program is free software; you can redistribute it and/or
23 * modify it under the terms of the GNU General Public License as
24 * published by the Free Software Foundation; either version 2 of
25 * the License, or (at your option) any later version.
26 *
27 * This program is distributed in the hope that it will be useful,
28 * but WITHOUT ANY WARRANTY; without even the implied warranty of
wdenk384ae022002-11-05 00:17:55 +000029 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
wdenkc6097192002-11-03 00:24:07 +000030 * GNU General Public License for more details.
31 *
32 * You should have received a copy of the GNU General Public License
33 * along with this program; if not, write to the Free Software
34 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
35 * MA 02111-1307 USA
36 */
37
Wolfgang Denk0191e472010-10-26 14:34:52 +020038#include <asm-offsets.h>
wdenkc6097192002-11-03 00:24:07 +000039#include <config.h>
40#include <version.h>
Marek Vasutf1ac7842011-11-05 19:26:47 +010041
Marek Vasut85cc88a2011-11-26 07:20:07 +010042#ifdef CONFIG_CPU_PXA25X
Marek Vasutf1ac7842011-11-05 19:26:47 +010043#if ((CONFIG_SYS_INIT_SP_ADDR) != 0xfffff800)
44#error "Init SP address must be set to 0xfffff800 for PXA250"
45#endif
46#endif
47
wdenkc6097192002-11-03 00:24:07 +000048.globl _start
wdenk384ae022002-11-05 00:17:55 +000049_start: b reset
Aneesh V552a3192011-07-13 05:11:07 +000050#ifdef CONFIG_SPL_BUILD
Marek Vasutc13685c2010-07-06 02:48:35 +020051 ldr pc, _hang
52 ldr pc, _hang
53 ldr pc, _hang
54 ldr pc, _hang
55 ldr pc, _hang
56 ldr pc, _hang
57 ldr pc, _hang
58
59_hang:
60 .word do_hang
61 .word 0x12345678
62 .word 0x12345678
63 .word 0x12345678
64 .word 0x12345678
65 .word 0x12345678
66 .word 0x12345678
67 .word 0x12345678 /* now 16*4=64 */
68#else
wdenkc6097192002-11-03 00:24:07 +000069 ldr pc, _undefined_instruction
70 ldr pc, _software_interrupt
71 ldr pc, _prefetch_abort
72 ldr pc, _data_abort
73 ldr pc, _not_used
74 ldr pc, _irq
75 ldr pc, _fiq
76
wdenk384ae022002-11-05 00:17:55 +000077_undefined_instruction: .word undefined_instruction
wdenkc6097192002-11-03 00:24:07 +000078_software_interrupt: .word software_interrupt
79_prefetch_abort: .word prefetch_abort
80_data_abort: .word data_abort
81_not_used: .word not_used
82_irq: .word irq
83_fiq: .word fiq
Marek Vasutb9091622011-10-31 14:12:39 +010084_pad: .word 0x12345678 /* now 16*4=64 */
Aneesh V552a3192011-07-13 05:11:07 +000085#endif /* CONFIG_SPL_BUILD */
Marek Vasutb9091622011-10-31 14:12:39 +010086.global _end_vect
87_end_vect:
wdenkc6097192002-11-03 00:24:07 +000088
89 .balignl 16,0xdeadbeef
wdenkc6097192002-11-03 00:24:07 +000090/*
Marek Vasutb9091622011-10-31 14:12:39 +010091 *************************************************************************
92 *
wdenkc6097192002-11-03 00:24:07 +000093 * Startup Code (reset vector)
94 *
Marek Vasutb9091622011-10-31 14:12:39 +010095 * do important init only if we don't start from memory!
96 * setup Memory and board specific bits prior to relocation.
97 * relocate armboot to ram
98 * setup stack
99 *
100 *************************************************************************
wdenkc6097192002-11-03 00:24:07 +0000101 */
102
Heiko Schocher3d8f5fa2010-09-17 13:10:46 +0200103.globl _TEXT_BASE
wdenkc6097192002-11-03 00:24:07 +0000104_TEXT_BASE:
Marek Vasutb9091622011-10-31 14:12:39 +0100105#ifdef CONFIG_SPL_BUILD
106 .word CONFIG_SPL_TEXT_BASE
107#else
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200108 .word CONFIG_SYS_TEXT_BASE
Marek Vasutb9091622011-10-31 14:12:39 +0100109#endif
wdenkc6097192002-11-03 00:24:07 +0000110
wdenkc6097192002-11-03 00:24:07 +0000111/*
wdenk927034e2004-02-08 19:38:38 +0000112 * These are defined in the board-specific linker script.
Marek Vasutb9091622011-10-31 14:12:39 +0100113 * Subtracting _start from them lets the linker put their
114 * relative position in the executable instead of leaving
115 * them null.
wdenkcc1e2562003-03-06 13:39:27 +0000116 */
Marek Vasutf29c11b2010-10-20 19:36:39 +0200117.globl _bss_start_ofs
118_bss_start_ofs:
119 .word __bss_start - _start
wdenkcc1e2562003-03-06 13:39:27 +0000120
Marek Vasutf29c11b2010-10-20 19:36:39 +0200121.globl _bss_end_ofs
122_bss_end_ofs:
Po-Yu Chuangcedbf4b2011-03-01 22:59:59 +0000123 .word __bss_end__ - _start
wdenkcc1e2562003-03-06 13:39:27 +0000124
Po-Yu Chuang1864b002011-03-01 23:02:04 +0000125.globl _end_ofs
126_end_ofs:
127 .word _end - _start
128
wdenkc6097192002-11-03 00:24:07 +0000129#ifdef CONFIG_USE_IRQ
130/* IRQ stack memory (calculated at run-time) */
131.globl IRQ_STACK_START
132IRQ_STACK_START:
133 .word 0x0badc0de
134
135/* IRQ stack memory (calculated at run-time) */
136.globl FIQ_STACK_START
137FIQ_STACK_START:
138 .word 0x0badc0de
Marek Vasutb9091622011-10-31 14:12:39 +0100139#endif
wdenkc6097192002-11-03 00:24:07 +0000140
Heiko Schocher3d8f5fa2010-09-17 13:10:46 +0200141/* IRQ stack memory (calculated at run-time) + 8 bytes */
142.globl IRQ_STACK_START_IN
143IRQ_STACK_START_IN:
144 .word 0x0badc0de
145
Heiko Schocher3d8f5fa2010-09-17 13:10:46 +0200146/*
147 * the actual reset code
148 */
149
150reset:
151 /*
152 * set the cpu to SVC32 mode
153 */
154 mrs r0,cpsr
155 bic r0,r0,#0x1f
156 orr r0,r0,#0xd3
157 msr cpsr,r0
158
Marek Vasutb9091622011-10-31 14:12:39 +0100159#ifndef CONFIG_SKIP_LOWLEVEL_INIT
160 bl cpu_init_crit
161#endif
Heiko Schocher3d8f5fa2010-09-17 13:10:46 +0200162
Marek Vasut85cc88a2011-11-26 07:20:07 +0100163#ifdef CONFIG_CPU_PXA25X
Marek Vasutf1ac7842011-11-05 19:26:47 +0100164 bl lock_cache_for_stack
165#endif
166
Heiko Schocher3d8f5fa2010-09-17 13:10:46 +0200167/* Set stackpointer in internal RAM to call board_init_f */
168call_board_init_f:
169 ldr sp, =(CONFIG_SYS_INIT_SP_ADDR)
Heiko Schocher17f288a2010-11-12 07:53:55 +0100170 bic sp, sp, #7 /* 8-byte alignment for ABI compliance */
Marek Vasutb9091622011-10-31 14:12:39 +0100171 ldr r0, =0x00000000
Heiko Schocher3d8f5fa2010-09-17 13:10:46 +0200172 bl board_init_f
173
174/*------------------------------------------------------------------------------*/
Marek Vasutb9091622011-10-31 14:12:39 +0100175#ifndef CONFIG_SPL_BUILD
Heiko Schocher3d8f5fa2010-09-17 13:10:46 +0200176/*
177 * void relocate_code (addr_sp, gd, addr_moni)
178 *
179 * This "function" does not return, instead it continues in RAM
180 * after relocating the monitor code.
181 *
182 */
183 .globl relocate_code
184relocate_code:
185 mov r4, r0 /* save addr_sp */
186 mov r5, r1 /* save addr of gd */
187 mov r6, r2 /* save addr of destination */
Heiko Schocher3d8f5fa2010-09-17 13:10:46 +0200188
189 /* Set up the stack */
190stack_setup:
191 mov sp, r4
192
Marek Vasutf1ac7842011-11-05 19:26:47 +0100193/* Disable the Dcache RAM lock for stack now */
Marek Vasut85cc88a2011-11-26 07:20:07 +0100194#ifdef CONFIG_CPU_PXA25X
Marek Vasutf1ac7842011-11-05 19:26:47 +0100195 bl cpu_init_crit
196#endif
197
Heiko Schocher3d8f5fa2010-09-17 13:10:46 +0200198 adr r0, _start
Andreas Bießmann007b38f2010-12-01 00:58:34 +0100199 cmp r0, r6
200 beq clear_bss /* skip relocation */
Andreas Bießmann8cfbda92010-12-01 00:58:33 +0100201 mov r1, r6 /* r1 <- scratch for copy_loop */
Marek Vasutf29c11b2010-10-20 19:36:39 +0200202 ldr r3, _bss_start_ofs
203 add r2, r0, r3 /* r2 <- source end address */
Heiko Schocher3d8f5fa2010-09-17 13:10:46 +0200204
Heiko Schocher3d8f5fa2010-09-17 13:10:46 +0200205copy_loop:
Marek Vasutb9091622011-10-31 14:12:39 +0100206 ldmia r0!, {r9-r10} /* copy from source address [r0] */
207 stmia r1!, {r9-r10} /* copy to target address [r1] */
Albert Aribaud0668d162010-10-05 16:06:39 +0200208 cmp r0, r2 /* until source end address [r2] */
209 blo copy_loop
Heiko Schocher3d8f5fa2010-09-17 13:10:46 +0200210
Aneesh V552a3192011-07-13 05:11:07 +0000211#ifndef CONFIG_SPL_BUILD
Marek Vasutf29c11b2010-10-20 19:36:39 +0200212 /*
213 * fix .rel.dyn relocations
214 */
215 ldr r0, _TEXT_BASE /* r0 <- Text base */
Andreas Bießmann8cfbda92010-12-01 00:58:33 +0100216 sub r9, r6, r0 /* r9 <- relocation offset */
Marek Vasutf29c11b2010-10-20 19:36:39 +0200217 ldr r10, _dynsym_start_ofs /* r10 <- sym table ofs */
218 add r10, r10, r0 /* r10 <- sym table in FLASH */
219 ldr r2, _rel_dyn_start_ofs /* r2 <- rel dyn start ofs */
220 add r2, r2, r0 /* r2 <- rel dyn start in FLASH */
221 ldr r3, _rel_dyn_end_ofs /* r3 <- rel dyn end ofs */
222 add r3, r3, r0 /* r3 <- rel dyn end in FLASH */
Heiko Schocher3d8f5fa2010-09-17 13:10:46 +0200223fixloop:
Marek Vasutb9091622011-10-31 14:12:39 +0100224 ldr r0, [r2] /* r0 <- location to fix up, IN FLASH! */
225 add r0, r0, r9 /* r0 <- location to fix up in RAM */
Marek Vasutf29c11b2010-10-20 19:36:39 +0200226 ldr r1, [r2, #4]
Andreas Bießmann318cea12010-12-01 00:58:35 +0100227 and r7, r1, #0xff
Marek Vasutb9091622011-10-31 14:12:39 +0100228 cmp r7, #23 /* relative fixup? */
Marek Vasutf29c11b2010-10-20 19:36:39 +0200229 beq fixrel
Marek Vasutb9091622011-10-31 14:12:39 +0100230 cmp r7, #2 /* absolute fixup? */
Marek Vasutf29c11b2010-10-20 19:36:39 +0200231 beq fixabs
232 /* ignore unknown type of fixup */
233 b fixnext
234fixabs:
235 /* absolute fix: set location to (offset) symbol value */
236 mov r1, r1, LSR #4 /* r1 <- symbol index in .dynsym */
237 add r1, r10, r1 /* r1 <- address of symbol in table */
238 ldr r1, [r1, #4] /* r1 <- symbol value */
Wolfgang Denk899cdd12010-12-09 11:26:24 +0100239 add r1, r1, r9 /* r1 <- relocated sym addr */
Marek Vasutf29c11b2010-10-20 19:36:39 +0200240 b fixnext
241fixrel:
242 /* relative fix: increase location by offset */
243 ldr r1, [r0]
244 add r1, r1, r9
245fixnext:
246 str r1, [r0]
Marek Vasutb9091622011-10-31 14:12:39 +0100247 add r2, r2, #8 /* each rel.dyn entry is 8 bytes */
Heiko Schocher3d8f5fa2010-09-17 13:10:46 +0200248 cmp r2, r3
Marek Vasutf29c11b2010-10-20 19:36:39 +0200249 blo fixloop
Marek Vasutb9091622011-10-31 14:12:39 +0100250#endif
Heiko Schocher3d8f5fa2010-09-17 13:10:46 +0200251
252clear_bss:
Aneesh V552a3192011-07-13 05:11:07 +0000253#ifndef CONFIG_SPL_BUILD
Marek Vasutf29c11b2010-10-20 19:36:39 +0200254 ldr r0, _bss_start_ofs
255 ldr r1, _bss_end_ofs
Andreas Bießmann8cfbda92010-12-01 00:58:33 +0100256 mov r4, r6 /* reloc addr */
Heiko Schocher3d8f5fa2010-09-17 13:10:46 +0200257 add r0, r0, r4
Heiko Schocher3d8f5fa2010-09-17 13:10:46 +0200258 add r1, r1, r4
259 mov r2, #0x00000000 /* clear */
260
Zhong Hongbo1a324a52012-07-07 03:24:33 +0000261clbss_l:cmp r0, r1 /* clear loop... */
262 bhs clbss_e /* if reached end of bss, exit */
263 str r2, [r0]
Heiko Schocher3d8f5fa2010-09-17 13:10:46 +0200264 add r0, r0, #4
Zhong Hongbo1a324a52012-07-07 03:24:33 +0000265 b clbss_l
266clbss_e:
Aneesh V552a3192011-07-13 05:11:07 +0000267#endif /* #ifndef CONFIG_SPL_BUILD */
Heiko Schocher3d8f5fa2010-09-17 13:10:46 +0200268
269/*
270 * We are done. Do not return, instead branch to second part of board
271 * initialization, now running from RAM.
272 */
Marek Vasutb9091622011-10-31 14:12:39 +0100273#ifdef CONFIG_ONENAND_SPL
274 ldr r0, _onenand_boot_ofs
Marek Vasutf29c11b2010-10-20 19:36:39 +0200275 mov pc, r0
Heiko Schocher3d8f5fa2010-09-17 13:10:46 +0200276
Marek Vasutb9091622011-10-31 14:12:39 +0100277_onenand_boot_ofs:
278 .word onenand_boot
Heiko Schocher3d8f5fa2010-09-17 13:10:46 +0200279#else
Marek Vasutb9091622011-10-31 14:12:39 +0100280jump_2_ram:
Marek Vasutf29c11b2010-10-20 19:36:39 +0200281 ldr r0, _board_init_r_ofs
Marek Vasutb9091622011-10-31 14:12:39 +0100282 ldr r1, _TEXT_BASE
Darius Augulis50a0a9c2010-10-25 13:45:35 +0300283 add lr, r0, r1
Darius Augulis50a0a9c2010-10-25 13:45:35 +0300284 add lr, lr, r9
Heiko Schocher3d8f5fa2010-09-17 13:10:46 +0200285 /* setup parameters for board_init_r */
286 mov r0, r5 /* gd_t */
Andreas Bießmann8cfbda92010-12-01 00:58:33 +0100287 mov r1, r6 /* dest_addr */
Heiko Schocher3d8f5fa2010-09-17 13:10:46 +0200288 /* jump to it ... */
Heiko Schocher3d8f5fa2010-09-17 13:10:46 +0200289 mov pc, lr
290
Marek Vasutf29c11b2010-10-20 19:36:39 +0200291_board_init_r_ofs:
292 .word board_init_r - _start
Marek Vasutb9091622011-10-31 14:12:39 +0100293#endif
Heiko Schocher3d8f5fa2010-09-17 13:10:46 +0200294
Marek Vasutf29c11b2010-10-20 19:36:39 +0200295_rel_dyn_start_ofs:
296 .word __rel_dyn_start - _start
297_rel_dyn_end_ofs:
298 .word __rel_dyn_end - _start
299_dynsym_start_ofs:
300 .word __dynsym_start - _start
Marek Vasutb9b8ea32010-09-28 15:44:10 +0200301#endif
Marek Vasutb9091622011-10-31 14:12:39 +0100302/*
303 *************************************************************************
304 *
305 * CPU_init_critical registers
306 *
307 * setup important registers
308 * setup memory timing
309 *
310 *************************************************************************
311 */
Marek Vasut85cc88a2011-11-26 07:20:07 +0100312#if !defined(CONFIG_SKIP_LOWLEVEL_INIT) || defined(CONFIG_CPU_PXA25X)
Marek Vasutb9091622011-10-31 14:12:39 +0100313cpu_init_crit:
314 /*
315 * flush v4 I/D caches
316 */
317 mov r0, #0
318 mcr p15, 0, r0, c7, c7, 0 /* Invalidate I+D+BTB caches */
319 mcr p15, 0, r0, c8, c7, 0 /* Invalidate Unified TLB */
Markus Klotzbücherd5dfcf92006-02-28 23:11:07 +0100320
Marek Vasutb9091622011-10-31 14:12:39 +0100321 /*
322 * disable MMU stuff and caches
323 */
324 mrc p15, 0, r0, c1, c0, 0
325 bic r0, r0, #0x00002300 @ clear bits 13, 9:8 (--V- --RS)
326 bic r0, r0, #0x00000087 @ clear bits 7, 2:0 (B--- -CAM)
327 orr r0, r0, #0x00000002 @ set bit 2 (A) Align
328 orr r0, r0, #0x00001000 @ set bit 12 (I) I-Cache
329 mcr p15, 0, r0, c1, c0, 0
wdenk1fe2c702003-03-06 21:55:29 +0000330
Marek Vasutb9091622011-10-31 14:12:39 +0100331 mov pc, lr /* back to my caller */
Marek Vasut85cc88a2011-11-26 07:20:07 +0100332#endif /* !CONFIG_SKIP_LOWLEVEL_INIT || CONFIG_CPU_PXA25X */
wdenkc6097192002-11-03 00:24:07 +0000333
Aneesh V552a3192011-07-13 05:11:07 +0000334#ifndef CONFIG_SPL_BUILD
Marek Vasutb9091622011-10-31 14:12:39 +0100335/*
336 *************************************************************************
337 *
338 * Interrupt handling
339 *
340 *************************************************************************
341 */
342@
343@ IRQ stack frame.
344@
wdenkc6097192002-11-03 00:24:07 +0000345#define S_FRAME_SIZE 72
346
347#define S_OLD_R0 68
348#define S_PSR 64
349#define S_PC 60
350#define S_LR 56
351#define S_SP 52
352
353#define S_IP 48
354#define S_FP 44
355#define S_R10 40
356#define S_R9 36
357#define S_R8 32
358#define S_R7 28
359#define S_R6 24
360#define S_R5 20
361#define S_R4 16
362#define S_R3 12
363#define S_R2 8
364#define S_R1 4
365#define S_R0 0
366
367#define MODE_SVC 0x13
Marek Vasutb9091622011-10-31 14:12:39 +0100368#define I_BIT 0x80
wdenkc6097192002-11-03 00:24:07 +0000369
Marek Vasutb9091622011-10-31 14:12:39 +0100370/*
371 * use bad_save_user_regs for abort/prefetch/undef/swi ...
372 * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
373 */
wdenkc6097192002-11-03 00:24:07 +0000374
375 .macro bad_save_user_regs
Marek Vasutb9091622011-10-31 14:12:39 +0100376 sub sp, sp, #S_FRAME_SIZE @ carve out a frame on current user stack
377 stmia sp, {r0 - r12} @ Save user registers (now in svc mode) r0-r12
wdenkc6097192002-11-03 00:24:07 +0000378
Marek Vasutb9091622011-10-31 14:12:39 +0100379 ldr r2, IRQ_STACK_START_IN @ set base 2 words into abort stack
380 ldmia r2, {r2 - r3} @ get values for "aborted" pc and cpsr (into parm regs)
381 add r0, sp, #S_FRAME_SIZE @ grab pointer to old stack
wdenkc6097192002-11-03 00:24:07 +0000382
383 add r5, sp, #S_SP
384 mov r1, lr
Marek Vasutb9091622011-10-31 14:12:39 +0100385 stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr
386 mov r0, sp @ save current stack into r0 (param register)
wdenkc6097192002-11-03 00:24:07 +0000387 .endm
388
wdenkc6097192002-11-03 00:24:07 +0000389 .macro irq_save_user_regs
390 sub sp, sp, #S_FRAME_SIZE
Marek Vasutb9091622011-10-31 14:12:39 +0100391 stmia sp, {r0 - r12} @ Calling r0-r12
392 add r8, sp, #S_PC @ !!!! R8 NEEDS to be saved !!!! a reserved stack spot would be good.
393 stmdb r8, {sp, lr}^ @ Calling SP, LR
394 str lr, [r8, #0] @ Save calling PC
wdenk384ae022002-11-05 00:17:55 +0000395 mrs r6, spsr
Marek Vasutb9091622011-10-31 14:12:39 +0100396 str r6, [r8, #4] @ Save CPSR
397 str r0, [r8, #8] @ Save OLD_R0
wdenkc6097192002-11-03 00:24:07 +0000398 mov r0, sp
399 .endm
400
401 .macro irq_restore_user_regs
402 ldmia sp, {r0 - lr}^ @ Calling r0 - lr
403 mov r0, r0
404 ldr lr, [sp, #S_PC] @ Get PC
405 add sp, sp, #S_FRAME_SIZE
406 subs pc, lr, #4 @ return & move spsr_svc into cpsr
407 .endm
408
409 .macro get_bad_stack
Marek Vasutb9091622011-10-31 14:12:39 +0100410 ldr r13, IRQ_STACK_START_IN @ setup our mode stack (enter in banked mode)
wdenkc6097192002-11-03 00:24:07 +0000411
Marek Vasutb9091622011-10-31 14:12:39 +0100412 str lr, [r13] @ save caller lr in position 0 of saved stack
413 mrs lr, spsr @ get the spsr
414 str lr, [r13, #4] @ save spsr in position 1 of saved stack
wdenkc6097192002-11-03 00:24:07 +0000415
416 mov r13, #MODE_SVC @ prepare SVC-Mode
Marek Vasutb9091622011-10-31 14:12:39 +0100417 @ msr spsr_c, r13
418 msr spsr, r13 @ switch modes, make sure moves will execute
419 mov lr, pc @ capture return pc
420 movs pc, lr @ jump to next instruction & switch modes.
421 .endm
422
423 .macro get_bad_stack_swi
424 sub r13, r13, #4 @ space on current stack for scratch reg.
425 str r0, [r13] @ save R0's value.
426 ldr r0, IRQ_STACK_START_IN @ get data regions start
427 str lr, [r0] @ save caller lr in position 0 of saved stack
428 mrs r0, spsr @ get the spsr
429 str lr, [r0, #4] @ save spsr in position 1 of saved stack
430 ldr r0, [r13] @ restore r0
431 add r13, r13, #4 @ pop stack entry
wdenkc6097192002-11-03 00:24:07 +0000432 .endm
433
434 .macro get_irq_stack @ setup IRQ stack
435 ldr sp, IRQ_STACK_START
436 .endm
437
438 .macro get_fiq_stack @ setup FIQ stack
439 ldr sp, FIQ_STACK_START
440 .endm
Marek Vasutb9091622011-10-31 14:12:39 +0100441#endif /* CONFIG_SPL_BUILD */
wdenkc6097192002-11-03 00:24:07 +0000442
Marek Vasutb9091622011-10-31 14:12:39 +0100443/*
444 * exception handlers
445 */
Aneesh V552a3192011-07-13 05:11:07 +0000446#ifdef CONFIG_SPL_BUILD
Marek Vasutc13685c2010-07-06 02:48:35 +0200447 .align 5
448do_hang:
Marek Vasutb9091622011-10-31 14:12:39 +0100449 ldr sp, _TEXT_BASE /* use 32 words about stack */
Marek Vasutc13685c2010-07-06 02:48:35 +0200450 bl hang /* hang and never return */
Marek Vasutb9091622011-10-31 14:12:39 +0100451#else /* !CONFIG_SPL_BUILD */
wdenk384ae022002-11-05 00:17:55 +0000452 .align 5
wdenkc6097192002-11-03 00:24:07 +0000453undefined_instruction:
454 get_bad_stack
455 bad_save_user_regs
wdenk384ae022002-11-05 00:17:55 +0000456 bl do_undefined_instruction
wdenkc6097192002-11-03 00:24:07 +0000457
458 .align 5
459software_interrupt:
Marek Vasutb9091622011-10-31 14:12:39 +0100460 get_bad_stack_swi
wdenkc6097192002-11-03 00:24:07 +0000461 bad_save_user_regs
wdenk384ae022002-11-05 00:17:55 +0000462 bl do_software_interrupt
wdenkc6097192002-11-03 00:24:07 +0000463
464 .align 5
465prefetch_abort:
466 get_bad_stack
467 bad_save_user_regs
wdenk384ae022002-11-05 00:17:55 +0000468 bl do_prefetch_abort
wdenkc6097192002-11-03 00:24:07 +0000469
470 .align 5
471data_abort:
472 get_bad_stack
473 bad_save_user_regs
wdenk384ae022002-11-05 00:17:55 +0000474 bl do_data_abort
wdenkc6097192002-11-03 00:24:07 +0000475
476 .align 5
477not_used:
478 get_bad_stack
479 bad_save_user_regs
wdenk384ae022002-11-05 00:17:55 +0000480 bl do_not_used
wdenkc6097192002-11-03 00:24:07 +0000481
482#ifdef CONFIG_USE_IRQ
483
484 .align 5
485irq:
486 get_irq_stack
487 irq_save_user_regs
wdenk384ae022002-11-05 00:17:55 +0000488 bl do_irq
wdenkc6097192002-11-03 00:24:07 +0000489 irq_restore_user_regs
490
491 .align 5
492fiq:
493 get_fiq_stack
Marek Vasutb9091622011-10-31 14:12:39 +0100494 /* someone ought to write a more effiction fiq_save_user_regs */
495 irq_save_user_regs
496 bl do_fiq
wdenkc6097192002-11-03 00:24:07 +0000497 irq_restore_user_regs
498
Marek Vasutb9091622011-10-31 14:12:39 +0100499#else
wdenkc6097192002-11-03 00:24:07 +0000500
501 .align 5
502irq:
503 get_bad_stack
504 bad_save_user_regs
wdenk384ae022002-11-05 00:17:55 +0000505 bl do_irq
wdenkc6097192002-11-03 00:24:07 +0000506
507 .align 5
508fiq:
509 get_bad_stack
510 bad_save_user_regs
wdenk384ae022002-11-05 00:17:55 +0000511 bl do_fiq
wdenk384ae022002-11-05 00:17:55 +0000512
Marek Vasutb9091622011-10-31 14:12:39 +0100513#endif
514 .align 5
Aneesh V552a3192011-07-13 05:11:07 +0000515#endif /* CONFIG_SPL_BUILD */
Marek Vasutf1ac7842011-11-05 19:26:47 +0100516
517
518/*
519 * Enable MMU to use DCache as DRAM.
520 *
521 * This is useful on PXA25x and PXA26x in early bootstages, where there is no
522 * other possible memory available to hold stack.
523 */
Marek Vasut85cc88a2011-11-26 07:20:07 +0100524#ifdef CONFIG_CPU_PXA25X
Marek Vasutf1ac7842011-11-05 19:26:47 +0100525.macro CPWAIT reg
526 mrc p15, 0, \reg, c2, c0, 0
527 mov \reg, \reg
528 sub pc, pc, #4
529.endm
530lock_cache_for_stack:
531 /* Domain access -- enable for all CPs */
532 ldr r0, =0x0000ffff
533 mcr p15, 0, r0, c3, c0, 0
534
535 /* Point TTBR to MMU table */
536 ldr r0, =mmutable
537 mcr p15, 0, r0, c2, c0, 0
538
539 /* Kick in MMU, ICache, DCache, BTB */
540 mrc p15, 0, r0, c1, c0, 0
541 bic r0, #0x1b00
542 bic r0, #0x0087
543 orr r0, #0x1800
544 orr r0, #0x0005
545 mcr p15, 0, r0, c1, c0, 0
546 CPWAIT r0
547
548 /* Unlock Icache, Dcache */
549 mcr p15, 0, r0, c9, c1, 1
550 mcr p15, 0, r0, c9, c2, 1
551
552 /* Flush Icache, Dcache, BTB */
553 mcr p15, 0, r0, c7, c7, 0
554
555 /* Unlock I-TLB, D-TLB */
556 mcr p15, 0, r0, c10, c4, 1
557 mcr p15, 0, r0, c10, c8, 1
558
559 /* Flush TLB */
560 mcr p15, 0, r0, c8, c7, 0
561
562 /* Allocate 4096 bytes of Dcache as RAM */
563
564 /* Drain pending loads and stores */
565 mcr p15, 0, r0, c7, c10, 4
566
567 mov r4, #0x00
568 mov r5, #0x00
569 mov r2, #0x01
570 mcr p15, 0, r0, c9, c2, 0
571 CPWAIT r0
572
573 /* 128 lines reserved (128 x 32bytes = 4096 bytes total) */
574 mov r0, #128
575 ldr r1, =0xfffff000
576
577alloc:
578 mcr p15, 0, r1, c7, c2, 5
579 /* Drain pending loads and stores */
580 mcr p15, 0, r0, c7, c10, 4
581 strd r4, [r1], #8
582 strd r4, [r1], #8
583 strd r4, [r1], #8
584 strd r4, [r1], #8
585 subs r0, #0x01
586 bne alloc
587 /* Drain pending loads and stores */
588 mcr p15, 0, r0, c7, c10, 4
589 mov r2, #0x00
590 mcr p15, 0, r2, c9, c2, 0
591 CPWAIT r0
592
593 mov pc, lr
594
595.section .mmutable, "a"
596mmutable:
597 .align 14
598 /* 0x00000000 - 0xffe00000 : 1:1, uncached mapping */
599 .set __base, 0
600 .rept 0xfff
601 .word (__base << 20) | 0xc12
602 .set __base, __base + 1
603 .endr
604
605 /* 0xfff00000 : 1:1, cached mapping */
606 .word (0xfff << 20) | 0x1c1e
Marek Vasut85cc88a2011-11-26 07:20:07 +0100607#endif /* CONFIG_CPU_PXA25X */