blob: 2d33ebcd711892cf45dde32c39aae2899f5a9fe5 [file] [log] [blame]
Stefan Roeseade5a512007-06-15 08:18:01 +02001/*
Sascha Laue249310a2010-08-19 09:38:56 +02002 * (C) Copyright 2007-2010
Stefan Roeseade5a512007-06-15 08:18:01 +02003 * Stefan Roese, DENX Software Engineering, sr@denx.de.
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License as
7 * published by the Free Software Foundation; either version 2 of
8 * the License, or (at your option) any later version.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
18 * MA 02111-1307 USA
19 */
20
Sascha Laue249310a2010-08-19 09:38:56 +020021/*
Stefan Roeseade5a512007-06-15 08:18:01 +020022 * lwmon5.h - configuration for lwmon5 board
Sascha Laue249310a2010-08-19 09:38:56 +020023 */
Stefan Roeseade5a512007-06-15 08:18:01 +020024#ifndef __CONFIG_H
25#define __CONFIG_H
26
Sascha Laue249310a2010-08-19 09:38:56 +020027/*
28 * Liebherr extra version info
29 */
30#define CONFIG_IDENT_STRING " - v2.0"
31
32/*
Stefan Roeseade5a512007-06-15 08:18:01 +020033 * High Level Configuration Options
Sascha Laue249310a2010-08-19 09:38:56 +020034 */
Stefan Roeseade5a512007-06-15 08:18:01 +020035#define CONFIG_LWMON5 1 /* Board is lwmon5 */
36#define CONFIG_440EPX 1 /* Specific PPC440EPx */
Stefan Roesee83ffdf2007-06-15 11:33:41 +020037#define CONFIG_440 1 /* ... PPC440 family */
Stefan Roeseade5a512007-06-15 08:18:01 +020038#define CONFIG_4xx 1 /* ... PPC4xx family */
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020039
40#ifndef CONFIG_SYS_TEXT_BASE
41#define CONFIG_SYS_TEXT_BASE 0xFFF80000
42#endif
43
Stefan Roeseade5a512007-06-15 08:18:01 +020044#define CONFIG_SYS_CLK_FREQ 33300000 /* external freq to pll */
45
Stefan Roesedc7befe2010-11-26 15:45:48 +010046#define CONFIG_4xx_DCACHE /* enable cache in SDRAM */
47
Sascha Laue249310a2010-08-19 09:38:56 +020048#define CONFIG_BOARD_EARLY_INIT_F /* Call board_early_init_f */
49#define CONFIG_BOARD_EARLY_INIT_R /* Call board_early_init_r */
50#define CONFIG_BOARD_POSTCLK_INIT /* Call board_postclk_init */
51#define CONFIG_MISC_INIT_R /* Call misc_init_r */
52#define CONFIG_BOARD_RESET /* Call board_reset */
Stefan Roeseade5a512007-06-15 08:18:01 +020053
Sascha Laue249310a2010-08-19 09:38:56 +020054/*
Stefan Roeseade5a512007-06-15 08:18:01 +020055 * Base addresses -- Note these are effective addresses where the
56 * actual resources get mapped (not physical addresses)
Sascha Laue249310a2010-08-19 09:38:56 +020057 */
Wolfgang Denk0708bc62010-10-07 21:51:12 +020058#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* Start of U-Boot */
Sascha Laue249310a2010-08-19 09:38:56 +020059#define CONFIG_SYS_MONITOR_LEN (0xFFFFFFFF - CONFIG_SYS_MONITOR_BASE + 1)
60#define CONFIG_SYS_MALLOC_LEN (1 << 20) /* Reserved for malloc */
Stefan Roeseade5a512007-06-15 08:18:01 +020061
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020062#define CONFIG_SYS_BOOT_BASE_ADDR 0xf0000000
63#define CONFIG_SYS_SDRAM_BASE 0x00000000 /* _must_ be 0 */
64#define CONFIG_SYS_FLASH_BASE 0xf8000000 /* start of FLASH */
Sascha Laue249310a2010-08-19 09:38:56 +020065#define CONFIG_SYS_LIME_BASE_0 0xc0000000
66#define CONFIG_SYS_LIME_BASE_1 0xc1000000
67#define CONFIG_SYS_LIME_BASE_2 0xc2000000
68#define CONFIG_SYS_LIME_BASE_3 0xc3000000
69#define CONFIG_SYS_FPGA_BASE_0 0xc4000000
70#define CONFIG_SYS_FPGA_BASE_1 0xc4200000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020071#define CONFIG_SYS_OCM_BASE 0xe0010000 /* ocm */
72#define CONFIG_SYS_PCI_BASE 0xe0000000 /* Internal PCI regs */
73#define CONFIG_SYS_PCI_MEMBASE 0x80000000 /* mapped pci memory */
Sascha Laue249310a2010-08-19 09:38:56 +020074#define CONFIG_SYS_PCI_MEMBASE1 (CONFIG_SYS_PCI_MEMBASE + 0x10000000)
75#define CONFIG_SYS_PCI_MEMBASE2 (CONFIG_SYS_PCI_MEMBASE1 + 0x10000000)
76#define CONFIG_SYS_PCI_MEMBASE3 (CONFIG_SYS_PCI_MEMBASE2 + 0x10000000)
Stefan Roeseade5a512007-06-15 08:18:01 +020077
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020078#define CONFIG_SYS_USB2D0_BASE 0xe0000100
79#define CONFIG_SYS_USB_DEVICE 0xe0000000
80#define CONFIG_SYS_USB_HOST 0xe0000400
Stefan Roeseade5a512007-06-15 08:18:01 +020081
Stefan Roese3b897fc2008-01-09 10:28:20 +010082/*
Sascha Laue249310a2010-08-19 09:38:56 +020083 * Initial RAM & stack pointer
84 *
Stefan Roese3b897fc2008-01-09 10:28:20 +010085 * On LWMON5 we use D-cache as init-ram and stack pointer. We also move
86 * the POST_WORD from OCM to a 440EPx register that preserves it's
Yuri Tikhonovd047dab2008-04-24 10:30:53 +020087 * content during reset (GPT0_COMP6). This way we reserve the OCM (16k)
88 * for logbuffer only. (GPT0_COMP1-COMP5 are reserved for logbuffer header.)
Stefan Roese3b897fc2008-01-09 10:28:20 +010089 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020090#define CONFIG_SYS_INIT_RAM_DCACHE 1 /* d-cache as init ram */
91#define CONFIG_SYS_INIT_RAM_ADDR 0x70000000 /* DCache */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +020092#define CONFIG_SYS_INIT_RAM_SIZE (4 << 10)
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +020093#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
Wolfgang Denk0191e472010-10-26 14:34:52 +020094 GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020095#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Sascha Laue249310a2010-08-19 09:38:56 +020096/* unused GPT0 COMP reg */
Michael Zaidmanf969a682010-09-20 08:51:53 +020097#define CONFIG_SYS_POST_WORD_ADDR (CONFIG_SYS_PERIPHERAL_BASE + GPT0_COMP6)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020098#define CONFIG_SYS_OCM_SIZE (16 << 10)
Sascha Laue249310a2010-08-19 09:38:56 +020099/* 440EPx errata CHIP 11: don't use last 4kbytes */
100#define CONFIG_SYS_MEM_TOP_HIDE (4 << 10)
Stefan Roeseade5a512007-06-15 08:18:01 +0200101
Yuri Tikhonovd3558cb2008-02-04 14:10:42 +0100102/* Additional registers for watchdog timer post test */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200103#define CONFIG_SYS_WATCHDOG_TIME_ADDR (CONFIG_SYS_PERIPHERAL_BASE + GPT0_MASK2)
104#define CONFIG_SYS_WATCHDOG_FLAGS_ADDR (CONFIG_SYS_PERIPHERAL_BASE + GPT0_MASK1)
105#define CONFIG_SYS_DSPIC_TEST_ADDR CONFIG_SYS_WATCHDOG_FLAGS_ADDR
106#define CONFIG_SYS_OCM_STATUS_ADDR CONFIG_SYS_WATCHDOG_FLAGS_ADDR
107#define CONFIG_SYS_WATCHDOG_MAGIC 0x12480000
108#define CONFIG_SYS_WATCHDOG_MAGIC_MASK 0xFFFF0000
109#define CONFIG_SYS_DSPIC_TEST_MASK 0x00000001
110#define CONFIG_SYS_OCM_STATUS_OK 0x00009A00
111#define CONFIG_SYS_OCM_STATUS_FAIL 0x0000A300
112#define CONFIG_SYS_OCM_STATUS_MASK 0x0000FF00
Yuri Tikhonovd3558cb2008-02-04 14:10:42 +0100113
Sascha Laue249310a2010-08-19 09:38:56 +0200114/*
Stefan Roeseade5a512007-06-15 08:18:01 +0200115 * Serial Port
Sascha Laue249310a2010-08-19 09:38:56 +0200116 */
Stefan Roese3ddce572010-09-20 16:05:31 +0200117#define CONFIG_CONS_INDEX 2 /* Use UART1 */
118#define CONFIG_SYS_NS16550
119#define CONFIG_SYS_NS16550_SERIAL
120#define CONFIG_SYS_NS16550_REG_SIZE 1
121#define CONFIG_SYS_NS16550_CLK get_serial_clock()
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200122#undef CONFIG_SYS_EXT_SERIAL_CLOCK /* no external clock provided */
Stefan Roeseade5a512007-06-15 08:18:01 +0200123#define CONFIG_BAUDRATE 115200
Stefan Roeseade5a512007-06-15 08:18:01 +0200124
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200125#define CONFIG_SYS_BAUDRATE_TABLE \
Stefan Roeseade5a512007-06-15 08:18:01 +0200126 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
127
Sascha Laue249310a2010-08-19 09:38:56 +0200128/*
Stefan Roeseade5a512007-06-15 08:18:01 +0200129 * Environment
Sascha Laue249310a2010-08-19 09:38:56 +0200130 */
131#define CONFIG_ENV_IS_IN_FLASH /* use FLASH for environment vars */
Stefan Roeseade5a512007-06-15 08:18:01 +0200132
Sascha Laue249310a2010-08-19 09:38:56 +0200133/*
Stefan Roeseade5a512007-06-15 08:18:01 +0200134 * FLASH related
Sascha Laue249310a2010-08-19 09:38:56 +0200135 */
136#define CONFIG_SYS_FLASH_CFI /* The flash is CFI compatible */
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200137#define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */
Stefan Roeseade5a512007-06-15 08:18:01 +0200138
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200139#define CONFIG_SYS_FLASH0 0xFC000000
140#define CONFIG_SYS_FLASH1 0xF8000000
141#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH1, CONFIG_SYS_FLASH0 }
Stefan Roeseade5a512007-06-15 08:18:01 +0200142
Sascha Laue249310a2010-08-19 09:38:56 +0200143#define CONFIG_SYS_MAX_FLASH_BANKS_DETECT 2 /* max number of memory banks */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200144#define CONFIG_SYS_MAX_FLASH_SECT 512 /* max number of sectors on one chip */
Stefan Roeseade5a512007-06-15 08:18:01 +0200145
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200146#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
147#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
Stefan Roeseade5a512007-06-15 08:18:01 +0200148
Sascha Laue249310a2010-08-19 09:38:56 +0200149#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE /* use buffered writes (20x faster) */
150#define CONFIG_SYS_FLASH_PROTECTION /* use hardware flash protection */
Stefan Roeseade5a512007-06-15 08:18:01 +0200151
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200152#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
Sascha Laue249310a2010-08-19 09:38:56 +0200153#define CONFIG_SYS_FLASH_QUIET_TEST /* don't warn upon unknown flash */
Stefan Roeseade5a512007-06-15 08:18:01 +0200154
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200155#define CONFIG_ENV_SECT_SIZE 0x40000 /* size of one complete sector */
Sascha Laue249310a2010-08-19 09:38:56 +0200156#define CONFIG_ENV_ADDR ((-CONFIG_SYS_MONITOR_LEN) - CONFIG_ENV_SECT_SIZE)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200157#define CONFIG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */
Stefan Roeseade5a512007-06-15 08:18:01 +0200158
159/* Address and size of Redundant Environment Sector */
Sascha Laue249310a2010-08-19 09:38:56 +0200160#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR - CONFIG_ENV_SECT_SIZE)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200161#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
Stefan Roeseade5a512007-06-15 08:18:01 +0200162
Sascha Laue249310a2010-08-19 09:38:56 +0200163/*
Stefan Roeseade5a512007-06-15 08:18:01 +0200164 * DDR SDRAM
Sascha Laue249310a2010-08-19 09:38:56 +0200165 */
166#define CONFIG_SYS_MBYTES_SDRAM 256
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200167#define CONFIG_SYS_DDR_CACHED_ADDR 0x40000000 /* setup 2nd TLB cached here */
Sascha Laue249310a2010-08-19 09:38:56 +0200168#define CONFIG_DDR_DATA_EYE /* use DDR2 optimization */
169#define CONFIG_DDR_ECC /* enable ECC */
Pavel Kolesnikov5d896112007-07-20 15:03:03 +0200170
171/* POST support */
Sascha Laue249310a2010-08-19 09:38:56 +0200172#define CONFIG_POST (CONFIG_SYS_POST_CACHE | \
173 CONFIG_SYS_POST_CPU | \
174 CONFIG_SYS_POST_ECC | \
175 CONFIG_SYS_POST_ETHER | \
176 CONFIG_SYS_POST_FPU | \
177 CONFIG_SYS_POST_I2C | \
178 CONFIG_SYS_POST_MEMORY | \
179 CONFIG_SYS_POST_OCM | \
180 CONFIG_SYS_POST_RTC | \
181 CONFIG_SYS_POST_SPR | \
182 CONFIG_SYS_POST_UART | \
183 CONFIG_SYS_POST_SYSMON | \
184 CONFIG_SYS_POST_WATCHDOG | \
185 CONFIG_SYS_POST_DSP | \
186 CONFIG_SYS_POST_BSPEC1 | \
187 CONFIG_SYS_POST_BSPEC2 | \
188 CONFIG_SYS_POST_BSPEC3 | \
189 CONFIG_SYS_POST_BSPEC4 | \
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200190 CONFIG_SYS_POST_BSPEC5)
Yuri Tikhonovd3558cb2008-02-04 14:10:42 +0100191
Sascha Laue249310a2010-08-19 09:38:56 +0200192/* Define here the base-addresses of the UARTs to test in POST */
Stefan Roesea0a14792010-09-29 16:58:38 +0200193#define CONFIG_SYS_POST_UART_TABLE { CONFIG_SYS_NS16550_COM1, \
194 CONFIG_SYS_NS16550_COM2 }
Sascha Laue249310a2010-08-19 09:38:56 +0200195
Stefan Roese770b00b2010-10-07 14:16:25 +0200196#define CONFIG_POST_UART { \
197 "UART test", \
198 "uart", \
199 "This test verifies the UART operation.", \
200 POST_RAM | POST_SLOWTEST | POST_ALWAYS | POST_MANUAL, \
201 &uart_post_test, \
202 NULL, \
203 NULL, \
204 CONFIG_SYS_POST_UART \
205 }
206
Sascha Laue249310a2010-08-19 09:38:56 +0200207#define CONFIG_POST_WATCHDOG { \
Yuri Tikhonovd3558cb2008-02-04 14:10:42 +0100208 "Watchdog timer test", \
209 "watchdog", \
210 "This test checks the watchdog timer.", \
211 POST_RAM | POST_POWERON | POST_SLOWTEST | POST_MANUAL | POST_REBOOT, \
212 &lwmon5_watchdog_post_test, \
213 NULL, \
214 NULL, \
Sascha Laue249310a2010-08-19 09:38:56 +0200215 CONFIG_SYS_POST_WATCHDOG \
Yuri Tikhonovd3558cb2008-02-04 14:10:42 +0100216 }
217
Sascha Laue249310a2010-08-19 09:38:56 +0200218#define CONFIG_POST_BSPEC1 { \
Yuri Tikhonovd3558cb2008-02-04 14:10:42 +0100219 "dsPIC init test", \
220 "dspic_init", \
221 "This test returns result of dsPIC READY test run earlier.", \
222 POST_RAM | POST_ALWAYS, \
223 &dspic_init_post_test, \
224 NULL, \
225 NULL, \
Sascha Laue249310a2010-08-19 09:38:56 +0200226 CONFIG_SYS_POST_BSPEC1 \
Yuri Tikhonovd3558cb2008-02-04 14:10:42 +0100227 }
228
Sascha Laue249310a2010-08-19 09:38:56 +0200229#define CONFIG_POST_BSPEC2 { \
Yuri Tikhonovd3558cb2008-02-04 14:10:42 +0100230 "dsPIC test", \
231 "dspic", \
232 "This test gets result of dsPIC POST and dsPIC version.", \
233 POST_RAM | POST_ALWAYS, \
234 &dspic_post_test, \
235 NULL, \
236 NULL, \
Sascha Laue249310a2010-08-19 09:38:56 +0200237 CONFIG_SYS_POST_BSPEC2 \
Yuri Tikhonovd3558cb2008-02-04 14:10:42 +0100238 }
239
Sascha Laue249310a2010-08-19 09:38:56 +0200240#define CONFIG_POST_BSPEC3 { \
Yuri Tikhonovd3558cb2008-02-04 14:10:42 +0100241 "FPGA test", \
242 "fpga", \
243 "This test checks FPGA registers and memory.", \
Sascha Laue249310a2010-08-19 09:38:56 +0200244 POST_RAM | POST_ALWAYS | POST_MANUAL, \
Yuri Tikhonovd3558cb2008-02-04 14:10:42 +0100245 &fpga_post_test, \
246 NULL, \
247 NULL, \
Sascha Laue249310a2010-08-19 09:38:56 +0200248 CONFIG_SYS_POST_BSPEC3 \
Yuri Tikhonovd3558cb2008-02-04 14:10:42 +0100249 }
250
Sascha Laue249310a2010-08-19 09:38:56 +0200251#define CONFIG_POST_BSPEC4 { \
Yuri Tikhonovd3558cb2008-02-04 14:10:42 +0100252 "GDC test", \
253 "gdc", \
254 "This test checks GDC registers and memory.", \
Sascha Laue249310a2010-08-19 09:38:56 +0200255 POST_RAM | POST_ALWAYS | POST_MANUAL,\
Yuri Tikhonovd3558cb2008-02-04 14:10:42 +0100256 &gdc_post_test, \
257 NULL, \
258 NULL, \
Sascha Laue249310a2010-08-19 09:38:56 +0200259 CONFIG_SYS_POST_BSPEC4 \
Yuri Tikhonovd3558cb2008-02-04 14:10:42 +0100260 }
261
Sascha Laue249310a2010-08-19 09:38:56 +0200262#define CONFIG_POST_BSPEC5 { \
Yuri Tikhonovd3558cb2008-02-04 14:10:42 +0100263 "SYSMON1 test", \
264 "sysmon1", \
265 "This test checks GPIO_62_EPX pin indicating power failure.", \
266 POST_RAM | POST_MANUAL | POST_NORMAL | POST_SLOWTEST, \
267 &sysmon1_post_test, \
268 NULL, \
269 NULL, \
Sascha Laue249310a2010-08-19 09:38:56 +0200270 CONFIG_SYS_POST_BSPEC5 \
Yuri Tikhonovd3558cb2008-02-04 14:10:42 +0100271 }
Stefan Roeseaa0e2a72007-08-10 08:42:55 +0200272
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200273#define CONFIG_SYS_POST_CACHE_ADDR 0x7fff0000 /* free virtual address */
Stefan Roeseaa0e2a72007-08-10 08:42:55 +0200274#define CONFIG_LOGBUFFER
Yuri Tikhonovd047dab2008-04-24 10:30:53 +0200275/* Reserve GPT0_COMP1-COMP5 for logbuffer header */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200276#define CONFIG_ALT_LH_ADDR (CONFIG_SYS_PERIPHERAL_BASE + GPT0_COMP1)
277#define CONFIG_ALT_LB_ADDR (CONFIG_SYS_OCM_BASE)
278#define CONFIG_SYS_CONSOLE_IS_IN_ENV /* Otherwise it catches logbuffer as output */
Stefan Roeseade5a512007-06-15 08:18:01 +0200279
Sascha Laue249310a2010-08-19 09:38:56 +0200280/*
Stefan Roeseade5a512007-06-15 08:18:01 +0200281 * I2C
Sascha Laue249310a2010-08-19 09:38:56 +0200282 */
283#define CONFIG_HARD_I2C /* I2C with hardware support */
Stefan Roeseade5a512007-06-15 08:18:01 +0200284#undef CONFIG_SOFT_I2C /* I2C bit-banged */
Stefan Roese3b01e6b2010-04-01 14:37:24 +0200285#define CONFIG_PPC4XX_I2C /* use PPC4xx driver */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200286#define CONFIG_SYS_I2C_SPEED 100000 /* I2C speed and slave address */
287#define CONFIG_SYS_I2C_SLAVE 0x7F
Stefan Roeseade5a512007-06-15 08:18:01 +0200288
Sascha Laue249310a2010-08-19 09:38:56 +0200289#define CONFIG_SYS_I2C_RTC_ADDR 0x51 /* RTC */
290#define CONFIG_SYS_I2C_EEPROM_CPU_ADDR 0x52 /* EEPROM (CPU Modul) */
291#define CONFIG_SYS_I2C_EEPROM_MB_ADDR 0x53 /* EEPROM AT24C128 (MainBoard) */
292#define CONFIG_SYS_I2C_DSPIC_ADDR 0x54 /* dsPIC */
293#define CONFIG_SYS_I2C_DSPIC_2_ADDR 0x55 /* dsPIC */
294#define CONFIG_SYS_I2C_DSPIC_KEYB_ADDR 0x56 /* dsPIC */
295#define CONFIG_SYS_I2C_DSPIC_IO_ADDR 0x57 /* dsPIC */
296
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200297#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 /* Bytes of address */
298#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 6 /* The Atmel AT24C128 has */
Stefan Roesea4e25762007-08-23 11:02:37 +0200299 /* 64 byte page write mode using*/
300 /* last 6 bits of the address */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200301#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
Sascha Laue249310a2010-08-19 09:38:56 +0200302#define CONFIG_SYS_EEPROM_PAGE_WRITE_ENABLE
303
304#define CONFIG_RTC_PCF8563 /* enable Philips PCF8563 RTC */
305#define CONFIG_SYS_I2C_RTC_ADDR 0x51 /* Philips PCF8563 RTC address */
306#define CONFIG_SYS_I2C_KEYBD_ADDR 0x56 /* PIC LWE keyboard */
307#define CONFIG_SYS_I2C_DSPIC_IO_ADDR 0x57 /* PIC I/O addr */
Stefan Roeseade5a512007-06-15 08:18:01 +0200308
Peter Tyser3f1d0db2010-10-22 00:20:30 -0500309#define CONFIG_SYS_POST_I2C_ADDRS {CONFIG_SYS_I2C_RTC_ADDR, \
310 CONFIG_SYS_I2C_EEPROM_CPU_ADDR,\
311 CONFIG_SYS_I2C_EEPROM_MB_ADDR, \
312 CONFIG_SYS_I2C_DSPIC_ADDR, \
313 CONFIG_SYS_I2C_DSPIC_2_ADDR, \
314 CONFIG_SYS_I2C_DSPIC_KEYB_ADDR,\
315 CONFIG_SYS_I2C_DSPIC_IO_ADDR }
Sascha Laue249310a2010-08-19 09:38:56 +0200316
317/*
318 * Pass open firmware flat tree
319 */
320#define CONFIG_OF_LIBFDT
321#define CONFIG_OF_BOARD_SETUP
322/* Update size in "reg" property of NOR FLASH device tree nodes */
323#define CONFIG_FDT_FIXUP_NOR_FLASH_SIZE
Stefan Roeseade5a512007-06-15 08:18:01 +0200324
Stefan Roesedc7befe2010-11-26 15:45:48 +0100325#define CONFIG_FIT /* enable FIT image support */
326
Stefan Roesef55a22c2007-08-21 16:27:57 +0200327#define CONFIG_POST_KEY_MAGIC "3C+3E" /* press F3 + F5 keys to force POST */
Stefan Roesef55a22c2007-08-21 16:27:57 +0200328
329#define CONFIG_PREBOOT "setenv bootdelay 15"
Stefan Roeseade5a512007-06-15 08:18:01 +0200330
331#undef CONFIG_BOOTARGS
332
333#define CONFIG_EXTRA_ENV_SETTINGS \
334 "hostname=lwmon5\0" \
335 "netdev=eth0\0" \
Stefan Roesef8616312007-07-06 11:48:24 +0200336 "unlock=yes\0" \
Stefan Roeseaa0e2a72007-08-10 08:42:55 +0200337 "logversion=2\0" \
Stefan Roeseade5a512007-06-15 08:18:01 +0200338 "nfsargs=setenv bootargs root=/dev/nfs rw " \
339 "nfsroot=${serverip}:${rootpath}\0" \
340 "ramargs=setenv bootargs root=/dev/ram rw\0" \
341 "addip=setenv bootargs ${bootargs} " \
342 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
343 ":${hostname}:${netdev}:off panic=1\0" \
344 "addtty=setenv bootargs ${bootargs} console=ttyS1,${baudrate}\0"\
Stefan Roese039df7a2007-08-29 16:31:18 +0200345 "addmisc=setenv bootargs ${bootargs} rtc-pcf8563.probe=0,0x51\0"\
346 "flash_nfs=run nfsargs addip addtty addmisc;" \
Stefan Roeseade5a512007-06-15 08:18:01 +0200347 "bootm ${kernel_addr}\0" \
Stefan Roese039df7a2007-08-29 16:31:18 +0200348 "flash_self=run ramargs addip addtty addmisc;" \
Stefan Roeseade5a512007-06-15 08:18:01 +0200349 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
Stefan Roese039df7a2007-08-29 16:31:18 +0200350 "net_nfs=tftp 200000 ${bootfile};" \
351 "run nfsargs addip addtty addmisc;bootm\0" \
Stefan Roeseade5a512007-06-15 08:18:01 +0200352 "rootpath=/opt/eldk/ppc_4xxFP\0" \
353 "bootfile=/tftpboot/lwmon5/uImage\0" \
354 "kernel_addr=FC000000\0" \
355 "ramdisk_addr=FC180000\0" \
356 "load=tftp 200000 /tftpboot/${hostname}/u-boot.bin\0" \
357 "update=protect off FFF80000 FFFFFFFF;era FFF80000 FFFFFFFF;" \
358 "cp.b 200000 FFF80000 80000\0" \
Detlev Zundel406e5782008-03-06 16:45:53 +0100359 "upd=run load update\0" \
Stefan Roese177fdde2007-07-06 12:26:51 +0200360 "lwe_env=tftp 200000 /tftpboot.dev/lwmon5/env_uboot.bin;" \
Sascha Laue249310a2010-08-19 09:38:56 +0200361 "autoscr 200000\0" \
Stefan Roeseade5a512007-06-15 08:18:01 +0200362 ""
363#define CONFIG_BOOTCOMMAND "run flash_self"
364
Stefan Roeseade5a512007-06-15 08:18:01 +0200365#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
Stefan Roeseade5a512007-06-15 08:18:01 +0200366
367#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200368#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Stefan Roeseade5a512007-06-15 08:18:01 +0200369
Ben Warren3a918a62008-10-27 23:50:15 -0700370#define CONFIG_PPC4xx_EMAC
Stefan Roeseade5a512007-06-15 08:18:01 +0200371#define CONFIG_IBM_EMAC4_V4 1
372#define CONFIG_MII 1 /* MII PHY management */
373#define CONFIG_PHY_ADDR 3 /* PHY address, See schematics */
374
375#define CONFIG_PHY_RESET 1 /* reset phy upon startup */
Stefan Roesef55a22c2007-08-21 16:27:57 +0200376#define CONFIG_PHY_RESET_DELAY 300
Stefan Roeseade5a512007-06-15 08:18:01 +0200377
378#define CONFIG_HAS_ETH0
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200379#define CONFIG_SYS_RX_ETH_BUFFER 32 /* Number of ethernet rx buffers & descriptors */
Stefan Roeseade5a512007-06-15 08:18:01 +0200380
Stefan Roeseade5a512007-06-15 08:18:01 +0200381#define CONFIG_HAS_ETH1 1 /* add support for "eth1addr" */
382#define CONFIG_PHY1_ADDR 1
383
Anatolij Gustschin02738912008-01-11 15:31:09 +0100384/* Video console */
385#define CONFIG_VIDEO
386#define CONFIG_VIDEO_MB862xx
Anatolij Gustschine7e44a02009-10-23 12:03:14 +0200387#define CONFIG_VIDEO_MB862xx_ACCEL
Anatolij Gustschin02738912008-01-11 15:31:09 +0100388#define CONFIG_CFB_CONSOLE
389#define CONFIG_VIDEO_LOGO
390#define CONFIG_CONSOLE_EXTRA_INFO
391#define VIDEO_FB_16BPP_PIXEL_SWAP
Wolfgang Grandeggere1b05842009-10-23 12:03:15 +0200392#define VIDEO_FB_16BPP_WORD_SWAP
Anatolij Gustschin02738912008-01-11 15:31:09 +0100393
394#define CONFIG_VGA_AS_SINGLE_DEVICE
395#define CONFIG_VIDEO_SW_CURSOR
396#define CONFIG_SPLASH_SCREEN
397
Stefan Roesedc7befe2010-11-26 15:45:48 +0100398/*
399 * USB/EHCI
400 */
401#define CONFIG_USB_EHCI /* Enable EHCI USB support */
402#define CONFIG_USB_EHCI_PPC4XX /* on PPC4xx platform */
403#define CONFIG_SYS_PPC4XX_USB_ADDR 0xe0000300
404#define CONFIG_EHCI_DCACHE /* with dcache handling support */
405#define CONFIG_EHCI_MMIO_BIG_ENDIAN
406#define CONFIG_EHCI_DESC_BIG_ENDIAN
407#define CONFIG_EHCI_HCD_INIT_AFTER_RESET /* re-init HCD after CMD_RESET */
Stefan Roeseade5a512007-06-15 08:18:01 +0200408#define CONFIG_USB_STORAGE
409
Stefan Roeseade5a512007-06-15 08:18:01 +0200410/* Partitions */
411#define CONFIG_MAC_PARTITION
412#define CONFIG_DOS_PARTITION
413#define CONFIG_ISO_PARTITION
414
Jon Loeliger4764c7d2007-07-08 15:42:59 -0500415/*
Jon Loeliger5c4ddae2007-07-10 10:12:10 -0500416 * BOOTP options
417 */
418#define CONFIG_BOOTP_BOOTFILESIZE
419#define CONFIG_BOOTP_BOOTPATH
420#define CONFIG_BOOTP_GATEWAY
421#define CONFIG_BOOTP_HOSTNAME
Stefan Roeseade5a512007-06-15 08:18:01 +0200422
Jon Loeliger5c4ddae2007-07-10 10:12:10 -0500423/*
Jon Loeliger4764c7d2007-07-08 15:42:59 -0500424 * Command line configuration.
425 */
426#include <config_cmd_default.h>
Stefan Roeseade5a512007-06-15 08:18:01 +0200427
Jon Loeliger4764c7d2007-07-08 15:42:59 -0500428#define CONFIG_CMD_ASKENV
429#define CONFIG_CMD_DATE
430#define CONFIG_CMD_DHCP
431#define CONFIG_CMD_DIAG
432#define CONFIG_CMD_EEPROM
433#define CONFIG_CMD_ELF
434#define CONFIG_CMD_FAT
435#define CONFIG_CMD_I2C
436#define CONFIG_CMD_IRQ
437#define CONFIG_CMD_MII
438#define CONFIG_CMD_NET
439#define CONFIG_CMD_NFS
Jon Loeliger4764c7d2007-07-08 15:42:59 -0500440#define CONFIG_CMD_PING
441#define CONFIG_CMD_REGINFO
442#define CONFIG_CMD_SDRAM
Stefan Roeseade5a512007-06-15 08:18:01 +0200443
Anatolij Gustschin02738912008-01-11 15:31:09 +0100444#ifdef CONFIG_VIDEO
445#define CONFIG_CMD_BMP
446#endif
447
Jon Loeliger4764c7d2007-07-08 15:42:59 -0500448#ifdef CONFIG_440EPX
449#define CONFIG_CMD_USB
450#endif
Stefan Roeseade5a512007-06-15 08:18:01 +0200451
Sascha Laue249310a2010-08-19 09:38:56 +0200452/*
Stefan Roeseade5a512007-06-15 08:18:01 +0200453 * Miscellaneous configurable options
Sascha Laue249310a2010-08-19 09:38:56 +0200454 */
Jon Loeliger4764c7d2007-07-08 15:42:59 -0500455#define CONFIG_SUPPORT_VFAT
456
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200457#define CONFIG_SYS_LONGHELP /* undef to save memory */
458#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Wolfgang Denkf3a6af62008-01-16 00:01:01 +0100459
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200460#define CONFIG_SYS_HUSH_PARSER 1 /* Use the HUSH parser */
Wolfgang Denkf3a6af62008-01-16 00:01:01 +0100461
Jon Loeliger4764c7d2007-07-08 15:42:59 -0500462#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200463#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Stefan Roeseade5a512007-06-15 08:18:01 +0200464#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200465#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Stefan Roeseade5a512007-06-15 08:18:01 +0200466#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200467#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
468#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
469#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
Stefan Roeseade5a512007-06-15 08:18:01 +0200470
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200471#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
472#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
Stefan Roeseade5a512007-06-15 08:18:01 +0200473
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200474#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
475#define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
Stefan Roeseade5a512007-06-15 08:18:01 +0200476
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200477#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
Stefan Roeseade5a512007-06-15 08:18:01 +0200478
479#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
480#define CONFIG_LOOPW 1 /* enable loopw command */
481#define CONFIG_MX_CYCLIC 1 /* enable mdc/mwc commands */
Stefan Roeseade5a512007-06-15 08:18:01 +0200482#define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
483
Sascha Laue249310a2010-08-19 09:38:56 +0200484#ifndef DEBUG
Stefan Roeseade5a512007-06-15 08:18:01 +0200485#define CONFIG_HW_WATCHDOG 1 /* Use external HW-Watchdog */
Sascha Laue249310a2010-08-19 09:38:56 +0200486#endif
Yuri Tikhonov787f8fc2008-02-21 14:23:42 +0100487#define CONFIG_WD_PERIOD 40000 /* in usec */
Yuri Tikhonov89a4b702008-04-06 19:19:14 +0200488#define CONFIG_WD_MAX_RATE 66600 /* in ticks */
Stefan Roeseade5a512007-06-15 08:18:01 +0200489
490/*
491 * For booting Linux, the board info and command line data
Sascha Laue249310a2010-08-19 09:38:56 +0200492 * have to be in the first 16 MB of memory, since this is
493 * the maximum mapped by the 40x Linux kernel during initialization.
Stefan Roeseade5a512007-06-15 08:18:01 +0200494 */
Sascha Laue249310a2010-08-19 09:38:56 +0200495#define CONFIG_SYS_BOOTMAPSZ (16 << 20) /* Initial Memory map for Linux */
496#define CONFIG_SYS_BOOTM_LEN (16 << 20) /* Increase max gunzip size */
Stefan Roeseade5a512007-06-15 08:18:01 +0200497
Sascha Laue249310a2010-08-19 09:38:56 +0200498/*
Stefan Roeseade5a512007-06-15 08:18:01 +0200499 * External Bus Controller (EBC) Setup
Sascha Laue249310a2010-08-19 09:38:56 +0200500 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200501#define CONFIG_SYS_FLASH CONFIG_SYS_FLASH_BASE
Stefan Roeseade5a512007-06-15 08:18:01 +0200502
503/* Memory Bank 0 (NOR-FLASH) initialization */
Sascha Laue249310a2010-08-19 09:38:56 +0200504#define CONFIG_SYS_EBC_PB0AP 0x03000280
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200505#define CONFIG_SYS_EBC_PB0CR (CONFIG_SYS_FLASH | 0xfc000)
Stefan Roeseade5a512007-06-15 08:18:01 +0200506
507/* Memory Bank 1 (Lime) initialization */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200508#define CONFIG_SYS_EBC_PB1AP 0x01004380
Sascha Laue249310a2010-08-19 09:38:56 +0200509#define CONFIG_SYS_EBC_PB1CR (CONFIG_SYS_LIME_BASE_0 | 0xbc000)
Stefan Roeseade5a512007-06-15 08:18:01 +0200510
511/* Memory Bank 2 (FPGA) initialization */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200512#define CONFIG_SYS_EBC_PB2AP 0x01004400
513#define CONFIG_SYS_EBC_PB2CR (CONFIG_SYS_FPGA_BASE_0 | 0x1c000)
Stefan Roeseade5a512007-06-15 08:18:01 +0200514
515/* Memory Bank 3 (FPGA2) initialization */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200516#define CONFIG_SYS_EBC_PB3AP 0x01004400
517#define CONFIG_SYS_EBC_PB3CR (CONFIG_SYS_FPGA_BASE_1 | 0x1c000)
Stefan Roeseade5a512007-06-15 08:18:01 +0200518
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200519#define CONFIG_SYS_EBC_CFG 0xb8400000
Stefan Roeseade5a512007-06-15 08:18:01 +0200520
Sascha Laue249310a2010-08-19 09:38:56 +0200521/*
Stefan Roesed11a5e22007-07-04 10:06:30 +0200522 * Graphics (Fujitsu Lime)
Sascha Laue249310a2010-08-19 09:38:56 +0200523 */
524/* SDRAM Clock frequency adjustment register */
525#define CONFIG_SYS_LIME_SDRAM_CLOCK 0xC1FC0038
526#if 1 /* 133MHz is not tested enough, use 100MHz for now */
Anatolij Gustschin1c516172007-07-26 15:08:01 +0200527/* Lime Clock frequency is to set 100MHz */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200528#define CONFIG_SYS_LIME_CLOCK_100MHZ 0x00000
Sascha Laue249310a2010-08-19 09:38:56 +0200529#else
Anatolij Gustschin1c516172007-07-26 15:08:01 +0200530/* Lime Clock frequency for 133MHz */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200531#define CONFIG_SYS_LIME_CLOCK_133MHZ 0x10000
Anatolij Gustschin1c516172007-07-26 15:08:01 +0200532#endif
Stefan Roesed11a5e22007-07-04 10:06:30 +0200533
Sascha Laue249310a2010-08-19 09:38:56 +0200534/* SDRAM Parameter register */
535#define CONFIG_SYS_LIME_MMR 0xC1FCFFFC
536/*
537 * SDRAM parameter value; was 0x414FB7F2, caused several vertical bars
538 * and pixel flare on display when 133MHz was configured. According to
539 * SDRAM chip datasheet CAS Latency is 3 for 133MHz and -75 Speed
540 * Grade
541 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200542#ifdef CONFIG_SYS_LIME_CLOCK_133MHZ
Wolfgang Grandeggerb890f9e2009-10-23 12:03:13 +0200543#define CONFIG_SYS_MB862xx_MMR 0x414FB7F3
544#define CONFIG_SYS_MB862xx_CCF CONFIG_SYS_LIME_CLOCK_133MHZ
Anatolij Gustschin1c516172007-07-26 15:08:01 +0200545#else
Wolfgang Grandeggerb890f9e2009-10-23 12:03:13 +0200546#define CONFIG_SYS_MB862xx_MMR 0x414FB7F2
547#define CONFIG_SYS_MB862xx_CCF CONFIG_SYS_LIME_CLOCK_100MHZ
Anatolij Gustschin1c516172007-07-26 15:08:01 +0200548#endif
Stefan Roesed11a5e22007-07-04 10:06:30 +0200549
Sascha Laue249310a2010-08-19 09:38:56 +0200550/*
Stefan Roeseade5a512007-06-15 08:18:01 +0200551 * GPIO Setup
Sascha Laue249310a2010-08-19 09:38:56 +0200552 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200553#define CONFIG_SYS_GPIO_PHY1_RST 12
554#define CONFIG_SYS_GPIO_FLASH_WP 14
555#define CONFIG_SYS_GPIO_PHY0_RST 22
556#define CONFIG_SYS_GPIO_DSPIC_READY 51
Sascha Laue249310a2010-08-19 09:38:56 +0200557#define CONFIG_SYS_GPIO_CAN_ENABLE 53
558#define CONFIG_SYS_GPIO_LSB_ENABLE 54
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200559#define CONFIG_SYS_GPIO_EEPROM_EXT_WP 55
560#define CONFIG_SYS_GPIO_HIGHSIDE 56
561#define CONFIG_SYS_GPIO_EEPROM_INT_WP 57
562#define CONFIG_SYS_GPIO_BOARD_RESET 58
563#define CONFIG_SYS_GPIO_LIME_S 59
564#define CONFIG_SYS_GPIO_LIME_RST 60
565#define CONFIG_SYS_GPIO_SYSMON_STATUS 62
566#define CONFIG_SYS_GPIO_WATCHDOG 63
Stefan Roeseade5a512007-06-15 08:18:01 +0200567
Sascha Laue249310a2010-08-19 09:38:56 +0200568/*
Stefan Roeseade5a512007-06-15 08:18:01 +0200569 * PPC440 GPIO Configuration
570 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200571#define CONFIG_SYS_4xx_GPIO_TABLE { /* Out GPIO Alternate1 Alternate2 Alternate3 */ \
Stefan Roeseade5a512007-06-15 08:18:01 +0200572{ \
573/* GPIO Core 0 */ \
574{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO0 EBC_ADDR(7) DMA_REQ(2) */ \
575{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO1 EBC_ADDR(6) DMA_ACK(2) */ \
576{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO2 EBC_ADDR(5) DMA_EOT/TC(2) */ \
577{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO3 EBC_ADDR(4) DMA_REQ(3) */ \
578{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO4 EBC_ADDR(3) DMA_ACK(3) */ \
579{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO5 EBC_ADDR(2) DMA_EOT/TC(3) */ \
580{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO6 EBC_CS_N(1) */ \
581{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO7 EBC_CS_N(2) */ \
582{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO8 EBC_CS_N(3) */ \
583{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO9 EBC_CS_N(4) */ \
584{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO10 EBC_CS_N(5) */ \
585{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO11 EBC_BUS_ERR */ \
586{GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO12 */ \
587{GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO13 */ \
588{GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO14 */ \
Stefan Roese33d1c822007-10-23 10:17:42 +0200589{GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO15 */ \
Wolfgang Denk70df7bc2007-06-22 23:59:00 +0200590{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO16 GMCTxD(4) */ \
Stefan Roeseade5a512007-06-15 08:18:01 +0200591{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO17 GMCTxD(5) */ \
592{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO18 GMCTxD(6) */ \
593{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO19 GMCTxD(7) */ \
594{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO20 RejectPkt0 */ \
595{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO21 RejectPkt1 */ \
596{GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO22 */ \
597{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO23 SCPD0 */ \
598{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO24 GMCTxD(2) */ \
599{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO25 GMCTxD(3) */ \
600{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO26 */ \
601{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO27 EXT_EBC_REQ USB2D_RXERROR */ \
602{GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO28 USB2D_TXVALID */ \
603{GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO29 EBC_EXT_HDLA USB2D_PAD_SUSPNDM */ \
604{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO30 EBC_EXT_ACK USB2D_XCVRSELECT*/ \
605{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO31 EBC_EXR_BUSREQ USB2D_TERMSELECT*/ \
606}, \
607{ \
608/* GPIO Core 1 */ \
609{GPIO1_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO32 USB2D_OPMODE0 EBC_DATA(2) */ \
610{GPIO1_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO33 USB2D_OPMODE1 EBC_DATA(3) */ \
611{GPIO1_BASE, GPIO_OUT, GPIO_ALT3, GPIO_OUT_0}, /* GPIO34 UART0_DCD_N UART1_DSR_CTS_N UART2_SOUT*/ \
612{GPIO1_BASE, GPIO_IN , GPIO_ALT3, GPIO_OUT_0}, /* GPIO35 UART0_8PIN_DSR_N UART1_RTS_DTR_N UART2_SIN*/ \
613{GPIO1_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO36 UART0_8PIN_CTS_N EBC_DATA(0) UART3_SIN*/ \
614{GPIO1_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_0}, /* GPIO37 UART0_RTS_N EBC_DATA(1) UART3_SOUT*/ \
615{GPIO1_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_0}, /* GPIO38 UART0_DTR_N UART1_SOUT */ \
616{GPIO1_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO39 UART0_RI_N UART1_SIN */ \
617{GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO40 UIC_IRQ(0) */ \
618{GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO41 UIC_IRQ(1) */ \
619{GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO42 UIC_IRQ(2) */ \
620{GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO43 UIC_IRQ(3) */ \
621{GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO44 UIC_IRQ(4) DMA_ACK(1) */ \
622{GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO45 UIC_IRQ(6) DMA_EOT/TC(1) */ \
623{GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO46 UIC_IRQ(7) DMA_REQ(0) */ \
624{GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO47 UIC_IRQ(8) DMA_ACK(0) */ \
625{GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO48 UIC_IRQ(9) DMA_EOT/TC(0) */ \
626{GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO49 Unselect via TraceSelect Bit */ \
Stefan Roesed11a5e22007-07-04 10:06:30 +0200627{GPIO1_BASE, GPIO_IN, GPIO_SEL , GPIO_OUT_0}, /* GPIO50 Unselect via TraceSelect Bit */ \
Stefan Roeseade5a512007-06-15 08:18:01 +0200628{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO51 Unselect via TraceSelect Bit */ \
629{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO52 Unselect via TraceSelect Bit */ \
Stefan Roese33d1c822007-10-23 10:17:42 +0200630{GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO53 Unselect via TraceSelect Bit */ \
Stefan Roeseade5a512007-06-15 08:18:01 +0200631{GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO54 Unselect via TraceSelect Bit */ \
632{GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO55 Unselect via TraceSelect Bit */ \
633{GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO56 Unselect via TraceSelect Bit */ \
634{GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO57 Unselect via TraceSelect Bit */ \
Stefan Roeseeea21c92007-09-11 14:12:55 +0200635{GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO58 Unselect via TraceSelect Bit */ \
Stefan Roeseade5a512007-06-15 08:18:01 +0200636{GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO59 Unselect via TraceSelect Bit */ \
637{GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO60 Unselect via TraceSelect Bit */ \
638{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO61 Unselect via TraceSelect Bit */ \
639{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO62 Unselect via TraceSelect Bit */ \
640{GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO63 Unselect via TraceSelect Bit */ \
641} \
642}
643
Jon Loeliger4764c7d2007-07-08 15:42:59 -0500644#if defined(CONFIG_CMD_KGDB)
Stefan Roeseade5a512007-06-15 08:18:01 +0200645#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
646#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
647#endif
648#endif /* __CONFIG_H */