blob: 4ee1a394b0243c56d714b02816a4f486e00b17fa [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Marek Behún09e16b82017-06-09 19:28:45 +02002/*
Marek Behúnd63726e2022-06-01 17:17:06 +02003 * Copyright (C) 2017 Marek Behún <kabel@kernel.org>
Marek Behún09e16b82017-06-09 19:28:45 +02004 * Copyright (C) 2016 Tomas Hlavacek <tomas.hlavacek@nic.cz>
5 *
6 * Derived from the code for
7 * Marvell/db-88f6820-gp by Stefan Roese <sr@denx.de>
Marek Behún09e16b82017-06-09 19:28:45 +02008 */
9
Tom Rinidec7ea02024-05-20 13:35:03 -060010#include <config.h>
Simon Glass07dc93c2019-08-01 09:46:47 -060011#include <env.h>
Marek Behún09e16b82017-06-09 19:28:45 +020012#include <i2c.h>
Simon Glassa7b51302019-11-14 12:57:46 -070013#include <init.h>
Simon Glass0f2af882020-05-10 11:40:05 -060014#include <log.h>
Marek Behún09e16b82017-06-09 19:28:45 +020015#include <miiphy.h>
Marek Behún91ef59c2021-07-15 19:21:02 +020016#include <mtd.h>
Simon Glass3ba929a2020-10-30 21:38:53 -060017#include <asm/global_data.h>
Marek Behún09e16b82017-06-09 19:28:45 +020018#include <asm/io.h>
19#include <asm/arch/cpu.h>
20#include <asm/arch/soc.h>
Marek Behúnc2d19d02024-04-04 09:50:54 +020021#include <asm/unaligned.h>
Marek Behún09e16b82017-06-09 19:28:45 +020022#include <dm/uclass.h>
Pali Rohár1e0a9752022-07-29 13:29:07 +020023#include <dt-bindings/gpio/gpio.h>
Marek Behún09e16b82017-06-09 19:28:45 +020024#include <fdt_support.h>
Pali Roháre16cc982022-08-10 11:00:25 +020025#include <hexdump.h>
Marek Behún09e16b82017-06-09 19:28:45 +020026#include <time.h>
Marek Behúnbb42a5b2024-04-04 09:50:51 +020027#include <turris-omnia-mcu-interface.h>
Simon Glass4dcacfc2020-05-10 11:40:13 -060028#include <linux/bitops.h>
Marek Behúnc2d19d02024-04-04 09:50:54 +020029#include <linux/bitrev.h>
Pali Rohár1e0a9752022-07-29 13:29:07 +020030#include <linux/delay.h>
Simon Glass48b6c6b2019-11-14 12:57:16 -070031#include <u-boot/crc.h>
Marek Behún09e16b82017-06-09 19:28:45 +020032
Chris Packham1a07d212018-05-10 13:28:29 +120033#include "../drivers/ddr/marvell/a38x/ddr3_init.h"
Marek Behún09e16b82017-06-09 19:28:45 +020034#include <../serdes/a38x/high_speed_env_spec.h>
Pali Rohár0387f7f2022-04-08 16:30:12 +020035#include "../turris_atsha_otp.h"
Marek Behúnc2d19d02024-04-04 09:50:54 +020036#include "../turris_common.h"
Marek Behún09e16b82017-06-09 19:28:45 +020037
38DECLARE_GLOBAL_DATA_PTR;
39
Marek Behúnba53b6b2019-05-02 16:53:30 +020040#define OMNIA_I2C_BUS_NAME "i2c@11000->i2cmux@70->i2c@0"
41
42#define OMNIA_I2C_MCU_CHIP_ADDR 0x2a
43#define OMNIA_I2C_MCU_CHIP_LEN 1
44
45#define OMNIA_I2C_EEPROM_CHIP_ADDR 0x54
46#define OMNIA_I2C_EEPROM_CHIP_LEN 2
Marek Behún09e16b82017-06-09 19:28:45 +020047#define OMNIA_I2C_EEPROM_MAGIC 0x0341a034
48
Pali Rohár30e398d2022-04-29 13:53:25 +020049#define A385_SYS_RSTOUT_MASK MVEBU_REGISTER(0x18260)
50#define A385_SYS_RSTOUT_MASK_WD BIT(10)
Pali Rohár7fcda0c2021-11-09 17:14:02 +010051
52#define A385_WDT_GLOBAL_CTRL MVEBU_REGISTER(0x20300)
53#define A385_WDT_GLOBAL_RATIO_MASK GENMASK(18, 16)
54#define A385_WDT_GLOBAL_RATIO_SHIFT 16
55#define A385_WDT_GLOBAL_25MHZ BIT(10)
56#define A385_WDT_GLOBAL_ENABLE BIT(8)
57
58#define A385_WDT_GLOBAL_STATUS MVEBU_REGISTER(0x20304)
59#define A385_WDT_GLOBAL_EXPIRED BIT(31)
60
61#define A385_WDT_DURATION MVEBU_REGISTER(0x20334)
62
63#define A385_WD_RSTOUT_UNMASK MVEBU_REGISTER(0x20704)
64#define A385_WD_RSTOUT_UNMASK_GLOBAL BIT(8)
65
Marek Behún09e16b82017-06-09 19:28:45 +020066/*
67 * Those values and defines are taken from the Marvell U-Boot version
68 * "u-boot-2013.01-2014_T3.0"
69 */
70#define OMNIA_GPP_OUT_ENA_LOW \
71 (~(BIT(1) | BIT(4) | BIT(6) | BIT(7) | BIT(8) | BIT(9) | \
72 BIT(10) | BIT(11) | BIT(19) | BIT(22) | BIT(23) | BIT(25) | \
73 BIT(26) | BIT(27) | BIT(29) | BIT(30) | BIT(31)))
74#define OMNIA_GPP_OUT_ENA_MID \
75 (~(BIT(0) | BIT(1) | BIT(2) | BIT(3) | BIT(4) | BIT(15) | \
76 BIT(16) | BIT(17) | BIT(18)))
77
78#define OMNIA_GPP_OUT_VAL_LOW 0x0
79#define OMNIA_GPP_OUT_VAL_MID 0x0
80#define OMNIA_GPP_POL_LOW 0x0
81#define OMNIA_GPP_POL_MID 0x0
82
Pali Rohár3c4dd982022-03-02 12:47:54 +010083static struct serdes_map board_serdes_map[] = {
Marek Behún09e16b82017-06-09 19:28:45 +020084 {PEX0, SERDES_SPEED_5_GBPS, PEX_ROOT_COMPLEX_X1, 0, 0},
85 {USB3_HOST0, SERDES_SPEED_5_GBPS, SERDES_DEFAULT_MODE, 0, 0},
86 {PEX1, SERDES_SPEED_5_GBPS, PEX_ROOT_COMPLEX_X1, 0, 0},
87 {USB3_HOST1, SERDES_SPEED_5_GBPS, SERDES_DEFAULT_MODE, 0, 0},
88 {PEX2, SERDES_SPEED_5_GBPS, PEX_ROOT_COMPLEX_X1, 0, 0},
89 {SGMII2, SERDES_SPEED_1_25_GBPS, SERDES_DEFAULT_MODE, 0, 0}
90};
91
Marek Behúnba53b6b2019-05-02 16:53:30 +020092static struct udevice *omnia_get_i2c_chip(const char *name, uint addr,
93 uint offset_len)
Marek Behún09e16b82017-06-09 19:28:45 +020094{
95 struct udevice *bus, *dev;
Marek Behúnba53b6b2019-05-02 16:53:30 +020096 int ret;
Marek Behún09e16b82017-06-09 19:28:45 +020097
Marek Behúnba53b6b2019-05-02 16:53:30 +020098 ret = uclass_get_device_by_name(UCLASS_I2C, OMNIA_I2C_BUS_NAME, &bus);
99 if (ret) {
100 printf("Cannot get I2C bus %s: uclass_get_device_by_name failed: %i\n",
101 OMNIA_I2C_BUS_NAME, ret);
102 return NULL;
Marek Behún09e16b82017-06-09 19:28:45 +0200103 }
104
Marek Behúnba53b6b2019-05-02 16:53:30 +0200105 ret = i2c_get_chip(bus, addr, offset_len, &dev);
Marek Behún09e16b82017-06-09 19:28:45 +0200106 if (ret) {
Marek Behúnba53b6b2019-05-02 16:53:30 +0200107 printf("Cannot get %s I2C chip: i2c_get_chip failed: %i\n",
108 name, ret);
109 return NULL;
Marek Behún09e16b82017-06-09 19:28:45 +0200110 }
111
Marek Behúnba53b6b2019-05-02 16:53:30 +0200112 return dev;
113}
Marek Behúnd0b374d2017-08-04 15:28:25 +0200114
Marek Behúnba53b6b2019-05-02 16:53:30 +0200115static int omnia_mcu_read(u8 cmd, void *buf, int len)
116{
117 struct udevice *chip;
118
119 chip = omnia_get_i2c_chip("MCU", OMNIA_I2C_MCU_CHIP_ADDR,
120 OMNIA_I2C_MCU_CHIP_LEN);
121 if (!chip)
122 return -ENODEV;
123
124 return dm_i2c_read(chip, cmd, buf, len);
125}
126
Marek Behúnba53b6b2019-05-02 16:53:30 +0200127static int omnia_mcu_write(u8 cmd, const void *buf, int len)
128{
129 struct udevice *chip;
130
131 chip = omnia_get_i2c_chip("MCU", OMNIA_I2C_MCU_CHIP_ADDR,
132 OMNIA_I2C_MCU_CHIP_LEN);
133 if (!chip)
134 return -ENODEV;
135
136 return dm_i2c_write(chip, cmd, buf, len);
137}
138
Marek Behún8b52b8c2024-04-04 09:50:53 +0200139static int omnia_mcu_get_sts_and_features(u16 *psts, u32 *pfeatures)
140{
141 u16 sts, feat16;
142 int ret;
143
144 ret = omnia_mcu_read(CMD_GET_STATUS_WORD, &sts, sizeof(sts));
145 if (ret)
146 return ret;
147
148 if (psts)
149 *psts = sts;
150
151 if (!pfeatures)
152 return 0;
153
154 if (sts & STS_FEATURES_SUPPORTED) {
155 /* try read 32-bit features */
156 ret = omnia_mcu_read(CMD_GET_FEATURES, pfeatures,
157 sizeof(*pfeatures));
158 if (ret) {
159 /* try read 16-bit features */
160 ret = omnia_mcu_read(CMD_GET_FEATURES, &feat16,
161 sizeof(&feat16));
162 if (ret)
163 return ret;
164
165 *pfeatures = feat16;
166 } else {
167 if (*pfeatures & FEAT_FROM_BIT_16_INVALID)
168 *pfeatures &= GENMASK(15, 0);
169 }
170 } else {
171 *pfeatures = 0;
172 }
173
174 return 0;
175}
176
177static int omnia_mcu_get_sts(u16 *sts)
178{
179 return omnia_mcu_get_sts_and_features(sts, NULL);
180}
181
182static bool omnia_mcu_has_feature(u32 feature)
183{
184 u32 features;
185
186 if (omnia_mcu_get_sts_and_features(NULL, &features))
187 return false;
188
189 return feature & features;
190}
191
Marek Behúnc2d19d02024-04-04 09:50:54 +0200192static u32 omnia_mcu_crc32(const void *p, size_t len)
193{
194 u32 val, crc = 0;
195
196 compiletime_assert(!(len % 4), "length has to be a multiple of 4");
197
198 while (len) {
199 val = bitrev32(get_unaligned_le32(p));
200 crc = crc32(crc, (void *)&val, 4);
201 p += 4;
202 len -= 4;
203 }
204
205 return ~bitrev32(crc);
206}
207
208/* Can only be called after relocation, since it needs cleared BSS */
209static int omnia_mcu_board_info(char *serial, u8 *mac, char *version)
210{
211 static u8 reply[17];
212 static bool cached;
213
214 if (!cached) {
215 u8 csum;
216 int ret;
217
218 ret = omnia_mcu_read(CMD_BOARD_INFO_GET, reply, sizeof(reply));
219 if (ret)
220 return ret;
221
222 if (reply[0] != 16)
223 return -EBADMSG;
224
225 csum = reply[16];
226 reply[16] = 0;
227
228 if ((omnia_mcu_crc32(&reply[1], 16) & 0xff) != csum)
229 return -EBADMSG;
230
231 cached = true;
232 }
233
234 if (serial) {
235 const char *serial_env;
236
237 serial_env = env_get("serial#");
238 if (serial_env && strlen(serial_env) == 16) {
239 strcpy(serial, serial_env);
240 } else {
241 sprintf(serial, "%016llX",
242 get_unaligned_le64(&reply[1]));
243 env_set("serial#", serial);
244 }
245 }
246
247 if (mac)
248 memcpy(mac, &reply[9], ETH_ALEN);
249
250 if (version)
251 sprintf(version, "%u", reply[15]);
252
253 return 0;
254}
255
Marek Behún087b2352024-04-04 09:50:55 +0200256static int omnia_mcu_get_board_public_key(char pub_key[static 67])
257{
258 u8 reply[34];
259 int ret;
260
261 ret = omnia_mcu_read(CMD_CRYPTO_GET_PUBLIC_KEY, reply, sizeof(reply));
262 if (ret)
263 return ret;
264
265 if (reply[0] != 33)
266 return -EBADMSG;
267
268 bin2hex(pub_key, &reply[1], 33);
269 pub_key[66] = '\0';
270
271 return 0;
272}
273
Pali Rohár7fcda0c2021-11-09 17:14:02 +0100274static void enable_a385_watchdog(unsigned int timeout_minutes)
275{
276 struct sar_freq_modes sar_freq;
277 u32 watchdog_freq;
278
279 printf("Enabling A385 watchdog with %u minutes timeout...\n",
280 timeout_minutes);
281
282 /*
283 * Use NBCLK clock (a.k.a. L2 clock) as watchdog input clock with
284 * its maximal ratio 7 instead of default fixed 25 MHz clock.
285 * It allows to set watchdog duration up to the 22 minutes.
286 */
287 clrsetbits_32(A385_WDT_GLOBAL_CTRL,
288 A385_WDT_GLOBAL_25MHZ | A385_WDT_GLOBAL_RATIO_MASK,
289 7 << A385_WDT_GLOBAL_RATIO_SHIFT);
290
291 /*
292 * Calculate watchdog clock frequency. It is defined by formula:
293 * freq = NBCLK / 2 / (2 ^ ratio)
294 * We set ratio to the maximal possible value 7.
295 */
296 get_sar_freq(&sar_freq);
297 watchdog_freq = sar_freq.nb_clk * 1000000 / 2 / (1 << 7);
298
299 /* Set watchdog duration */
300 writel(timeout_minutes * 60 * watchdog_freq, A385_WDT_DURATION);
301
302 /* Clear the watchdog expiration bit */
303 clrbits_32(A385_WDT_GLOBAL_STATUS, A385_WDT_GLOBAL_EXPIRED);
304
305 /* Enable watchdog timer */
306 setbits_32(A385_WDT_GLOBAL_CTRL, A385_WDT_GLOBAL_ENABLE);
307
308 /* Enable reset on watchdog */
309 setbits_32(A385_WD_RSTOUT_UNMASK, A385_WD_RSTOUT_UNMASK_GLOBAL);
310
311 /* Unmask reset for watchdog */
Pali Rohár30e398d2022-04-29 13:53:25 +0200312 clrbits_32(A385_SYS_RSTOUT_MASK, A385_SYS_RSTOUT_MASK_WD);
Pali Rohár7fcda0c2021-11-09 17:14:02 +0100313}
314
Marek Behúnba53b6b2019-05-02 16:53:30 +0200315static bool disable_mcu_watchdog(void)
316{
317 int ret;
318
319 puts("Disabling MCU watchdog... ");
320
Marek Behúnbb42a5b2024-04-04 09:50:51 +0200321 ret = omnia_mcu_write(CMD_SET_WATCHDOG_STATE, "\x00", 1);
Marek Behúnba53b6b2019-05-02 16:53:30 +0200322 if (ret) {
323 printf("omnia_mcu_write failed: %i\n", ret);
Marek Behún09e16b82017-06-09 19:28:45 +0200324 return false;
325 }
326
Marek Behúnba53b6b2019-05-02 16:53:30 +0200327 puts("disabled\n");
328
329 return true;
330}
Marek Behúnba53b6b2019-05-02 16:53:30 +0200331
Pali Rohárf8f305b2022-03-02 12:47:55 +0100332static bool omnia_detect_sata(const char *msata_slot)
Marek Behúnba53b6b2019-05-02 16:53:30 +0200333{
334 int ret;
Marek Behún8b52b8c2024-04-04 09:50:53 +0200335 u16 sts;
Marek Behúnba53b6b2019-05-02 16:53:30 +0200336
337 puts("MiniPCIe/mSATA card detection... ");
338
Pali Rohárf8f305b2022-03-02 12:47:55 +0100339 if (msata_slot) {
340 if (strcmp(msata_slot, "pcie") == 0) {
341 puts("forced to MiniPCIe via env\n");
342 return false;
343 } else if (strcmp(msata_slot, "sata") == 0) {
344 puts("forced to mSATA via env\n");
345 return true;
346 } else if (strcmp(msata_slot, "auto") != 0) {
347 printf("unsupported env value '%s', fallback to... ", msata_slot);
348 }
349 }
350
Marek Behún8b52b8c2024-04-04 09:50:53 +0200351 ret = omnia_mcu_get_sts(&sts);
Marek Behúnba53b6b2019-05-02 16:53:30 +0200352 if (ret) {
353 printf("omnia_mcu_read failed: %i, defaulting to MiniPCIe card\n",
354 ret);
Marek Behún09e16b82017-06-09 19:28:45 +0200355 return false;
356 }
357
Marek Behún8b52b8c2024-04-04 09:50:53 +0200358 if (!(sts & STS_CARD_DET)) {
Marek Behúnba53b6b2019-05-02 16:53:30 +0200359 puts("none\n");
Marek Behún09e16b82017-06-09 19:28:45 +0200360 return false;
361 }
Marek Behúnba53b6b2019-05-02 16:53:30 +0200362
Marek Behún8b52b8c2024-04-04 09:50:53 +0200363 if (sts & STS_MSATA_IND)
Marek Behúnba53b6b2019-05-02 16:53:30 +0200364 puts("mSATA\n");
365 else
366 puts("MiniPCIe\n");
367
Marek Behún8b52b8c2024-04-04 09:50:53 +0200368 return sts & STS_MSATA_IND;
Marek Behún09e16b82017-06-09 19:28:45 +0200369}
370
Pali Rohár93a89c52022-03-02 12:47:58 +0100371static bool omnia_detect_wwan_usb3(const char *wwan_slot)
372{
373 puts("WWAN slot configuration... ");
374
375 if (wwan_slot && strcmp(wwan_slot, "usb3") == 0) {
376 puts("USB3.0\n");
377 return true;
378 }
379
380 if (wwan_slot && strcmp(wwan_slot, "pcie") != 0)
381 printf("unsupported env value '%s', fallback to... ", wwan_slot);
382
383 puts("PCIe+USB2.0\n");
384 return false;
385}
386
Marek Behún09e16b82017-06-09 19:28:45 +0200387int hws_board_topology_load(struct serdes_map **serdes_map_array, u8 *count)
388{
Pali Rohárf8f305b2022-03-02 12:47:55 +0100389#ifdef CONFIG_SPL_ENV_SUPPORT
390 /* Do not use env_load() as malloc() pool is too small at this stage */
391 bool has_env = (env_init() == 0);
392#endif
393 const char *env_value = NULL;
394
395#ifdef CONFIG_SPL_ENV_SUPPORT
396 /* beware that env_get() returns static allocated memory */
397 env_value = has_env ? env_get("omnia_msata_slot") : NULL;
398#endif
399
400 if (omnia_detect_sata(env_value)) {
Pali Rohár3c4dd982022-03-02 12:47:54 +0100401 /* Change SerDes for first mPCIe port (mSATA) from PCIe to SATA */
402 board_serdes_map[0].serdes_type = SATA0;
403 board_serdes_map[0].serdes_speed = SERDES_SPEED_6_GBPS;
404 board_serdes_map[0].serdes_mode = SERDES_DEFAULT_MODE;
Marek Behún09e16b82017-06-09 19:28:45 +0200405 }
406
Pali Rohár93a89c52022-03-02 12:47:58 +0100407#ifdef CONFIG_SPL_ENV_SUPPORT
408 /* beware that env_get() returns static allocated memory */
409 env_value = has_env ? env_get("omnia_wwan_slot") : NULL;
410#endif
411
412 if (omnia_detect_wwan_usb3(env_value)) {
413 /* Disable SerDes for USB 3.0 pins on the front USB-A port */
414 board_serdes_map[1].serdes_type = DEFAULT_SERDES;
415 /* Change SerDes for third mPCIe port (WWAN) from PCIe to USB 3.0 */
416 board_serdes_map[4].serdes_type = USB3_HOST0;
417 board_serdes_map[4].serdes_speed = SERDES_SPEED_5_GBPS;
418 board_serdes_map[4].serdes_mode = SERDES_DEFAULT_MODE;
419 }
420
Pali Rohár3c4dd982022-03-02 12:47:54 +0100421 *serdes_map_array = board_serdes_map;
422 *count = ARRAY_SIZE(board_serdes_map);
423
Marek Behún09e16b82017-06-09 19:28:45 +0200424 return 0;
425}
426
427struct omnia_eeprom {
428 u32 magic;
429 u32 ramsize;
430 char region[4];
431 u32 crc;
432};
433
434static bool omnia_read_eeprom(struct omnia_eeprom *oep)
435{
Marek Behúnba53b6b2019-05-02 16:53:30 +0200436 struct udevice *chip;
437 u32 crc;
438 int ret;
Marek Behún09e16b82017-06-09 19:28:45 +0200439
Marek Behúnba53b6b2019-05-02 16:53:30 +0200440 chip = omnia_get_i2c_chip("EEPROM", OMNIA_I2C_EEPROM_CHIP_ADDR,
441 OMNIA_I2C_EEPROM_CHIP_LEN);
442
443 if (!chip)
Marek Behún09e16b82017-06-09 19:28:45 +0200444 return false;
Marek Behún09e16b82017-06-09 19:28:45 +0200445
Marek Behúnba53b6b2019-05-02 16:53:30 +0200446 ret = dm_i2c_read(chip, 0, (void *)oep, sizeof(*oep));
Marek Behún09e16b82017-06-09 19:28:45 +0200447 if (ret) {
Marek Behúnba53b6b2019-05-02 16:53:30 +0200448 printf("dm_i2c_read failed: %i, cannot read EEPROM\n", ret);
Marek Behún09e16b82017-06-09 19:28:45 +0200449 return false;
450 }
451
Marek Behúnba53b6b2019-05-02 16:53:30 +0200452 if (oep->magic != OMNIA_I2C_EEPROM_MAGIC) {
453 printf("bad EEPROM magic number (%08x, should be %08x)\n",
454 oep->magic, OMNIA_I2C_EEPROM_MAGIC);
455 return false;
Marek Behún09e16b82017-06-09 19:28:45 +0200456 }
457
Marek Behúnba53b6b2019-05-02 16:53:30 +0200458 crc = crc32(0, (void *)oep, sizeof(*oep) - 4);
459 if (crc != oep->crc) {
460 printf("bad EEPROM CRC (stored %08x, computed %08x)\n",
461 oep->crc, crc);
Marek Behún09e16b82017-06-09 19:28:45 +0200462 return false;
463 }
464
465 return true;
466}
467
Marek Behún77652c72019-05-02 16:53:33 +0200468static int omnia_get_ram_size_gb(void)
469{
470 static int ram_size;
471 struct omnia_eeprom oep;
472
473 if (!ram_size) {
474 /* Get the board config from EEPROM */
475 if (omnia_read_eeprom(&oep)) {
476 debug("Memory config in EEPROM: 0x%02x\n", oep.ramsize);
477
478 if (oep.ramsize == 0x2)
479 ram_size = 2;
480 else
481 ram_size = 1;
482 } else {
483 /* Hardcoded fallback */
484 puts("Memory config from EEPROM read failed!\n");
485 puts("Falling back to default 1 GiB!\n");
486 ram_size = 1;
487 }
488 }
489
490 return ram_size;
491}
492
Pali Rohár4798ba92022-07-29 13:29:06 +0200493static const char * const omnia_get_mcu_type(void)
494{
Marek Behúnbb42a5b2024-04-04 09:50:51 +0200495 static char result[] = "xxxxxxx (with peripheral resets)";
Marek Behún8b52b8c2024-04-04 09:50:53 +0200496 u16 sts;
Pali Rohár4798ba92022-07-29 13:29:06 +0200497 int ret;
498
Marek Behún8b52b8c2024-04-04 09:50:53 +0200499 ret = omnia_mcu_get_sts(&sts);
Pali Rohár4798ba92022-07-29 13:29:06 +0200500 if (ret)
501 return "unknown";
502
Marek Behún8b52b8c2024-04-04 09:50:53 +0200503 switch (sts & STS_MCU_TYPE_MASK) {
Marek Behúnbb42a5b2024-04-04 09:50:51 +0200504 case STS_MCU_TYPE_STM32:
505 strcpy(result, "STM32");
506 break;
507 case STS_MCU_TYPE_GD32:
508 strcpy(result, "GD32");
509 break;
510 case STS_MCU_TYPE_MKL:
511 strcpy(result, "MKL");
512 break;
513 default:
514 strcpy(result, "unknown");
515 break;
516 }
517
Marek Behún8b52b8c2024-04-04 09:50:53 +0200518 if (omnia_mcu_has_feature(FEAT_PERIPH_MCU))
519 strcat(result, " (with peripheral resets)");
Pali Rohár4798ba92022-07-29 13:29:06 +0200520
Marek Behúnbb42a5b2024-04-04 09:50:51 +0200521 return result;
Pali Rohár4798ba92022-07-29 13:29:06 +0200522}
523
Pali Roháre16cc982022-08-10 11:00:25 +0200524static const char * const omnia_get_mcu_version(void)
525{
526 static char version[82];
527 u8 version_app[20];
528 u8 version_boot[20];
529 int ret;
530
531 ret = omnia_mcu_read(CMD_GET_FW_VERSION_APP, &version_app, sizeof(version_app));
532 if (ret)
533 return "unknown";
534
535 ret = omnia_mcu_read(CMD_GET_FW_VERSION_BOOT, &version_boot, sizeof(version_boot));
536 if (ret)
537 return "unknown";
538
539 /*
540 * If git commits of MCU bootloader and MCU application are same then
541 * show version only once. If they are different then show both commits.
542 */
543 if (!memcmp(version_app, version_boot, 20)) {
544 bin2hex(version, version_app, 20);
545 version[40] = '\0';
546 } else {
547 bin2hex(version, version_boot, 20);
548 version[40] = '/';
549 bin2hex(version + 41, version_app, 20);
550 version[81] = '\0';
551 }
552
553 return version;
554}
555
Marek Behún09e16b82017-06-09 19:28:45 +0200556/*
557 * Define the DDR layout / topology here in the board file. This will
558 * be used by the DDR3 init code in the SPL U-Boot version to configure
559 * the DDR3 controller.
560 */
Chris Packham1a07d212018-05-10 13:28:29 +1200561static struct mv_ddr_topology_map board_topology_map_1g = {
562 DEBUG_LEVEL_ERROR,
Marek Behún09e16b82017-06-09 19:28:45 +0200563 0x1, /* active interfaces */
564 /* cs_mask, mirror, dqs_swap, ck_swap X PUPs */
565 { { { {0x1, 0, 0, 0},
566 {0x1, 0, 0, 0},
567 {0x1, 0, 0, 0},
568 {0x1, 0, 0, 0},
569 {0x1, 0, 0, 0} },
570 SPEED_BIN_DDR_1600K, /* speed_bin */
Chris Packham1a07d212018-05-10 13:28:29 +1200571 MV_DDR_DEV_WIDTH_16BIT, /* memory_width */
572 MV_DDR_DIE_CAP_4GBIT, /* mem_size */
Chris Packham4bf81db2018-12-03 14:26:49 +1300573 MV_DDR_FREQ_800, /* frequency */
Chris Packhamdd092bd2017-11-29 10:38:34 +1300574 0, 0, /* cas_wl cas_l */
Chris Packham3a09e132018-05-10 13:28:30 +1200575 MV_DDR_TEMP_NORMAL, /* temperature */
576 MV_DDR_TIM_2T} }, /* timing */
Chris Packham1a07d212018-05-10 13:28:29 +1200577 BUS_MASK_32BIT, /* Busses mask */
578 MV_DDR_CFG_DEFAULT, /* ddr configuration data source */
Moti Buskila498475e2021-02-19 17:11:19 +0100579 NOT_COMBINED, /* ddr twin-die combined */
Chris Packham1a07d212018-05-10 13:28:29 +1200580 { {0} }, /* raw spd data */
581 {0} /* timing parameters */
Marek Behún09e16b82017-06-09 19:28:45 +0200582};
583
Chris Packham1a07d212018-05-10 13:28:29 +1200584static struct mv_ddr_topology_map board_topology_map_2g = {
585 DEBUG_LEVEL_ERROR,
Marek Behún09e16b82017-06-09 19:28:45 +0200586 0x1, /* active interfaces */
587 /* cs_mask, mirror, dqs_swap, ck_swap X PUPs */
588 { { { {0x1, 0, 0, 0},
589 {0x1, 0, 0, 0},
590 {0x1, 0, 0, 0},
591 {0x1, 0, 0, 0},
592 {0x1, 0, 0, 0} },
593 SPEED_BIN_DDR_1600K, /* speed_bin */
Chris Packham1a07d212018-05-10 13:28:29 +1200594 MV_DDR_DEV_WIDTH_16BIT, /* memory_width */
595 MV_DDR_DIE_CAP_8GBIT, /* mem_size */
Chris Packham4bf81db2018-12-03 14:26:49 +1300596 MV_DDR_FREQ_800, /* frequency */
Chris Packhamdd092bd2017-11-29 10:38:34 +1300597 0, 0, /* cas_wl cas_l */
Chris Packham3a09e132018-05-10 13:28:30 +1200598 MV_DDR_TEMP_NORMAL, /* temperature */
599 MV_DDR_TIM_2T} }, /* timing */
Chris Packham1a07d212018-05-10 13:28:29 +1200600 BUS_MASK_32BIT, /* Busses mask */
601 MV_DDR_CFG_DEFAULT, /* ddr configuration data source */
Moti Buskila498475e2021-02-19 17:11:19 +0100602 NOT_COMBINED, /* ddr twin-die combined */
Chris Packham1a07d212018-05-10 13:28:29 +1200603 { {0} }, /* raw spd data */
604 {0} /* timing parameters */
Marek Behún09e16b82017-06-09 19:28:45 +0200605};
606
Chris Packham1a07d212018-05-10 13:28:29 +1200607struct mv_ddr_topology_map *mv_ddr_topology_map_get(void)
Marek Behún09e16b82017-06-09 19:28:45 +0200608{
Marek Behún77652c72019-05-02 16:53:33 +0200609 if (omnia_get_ram_size_gb() == 2)
Marek Behún09e16b82017-06-09 19:28:45 +0200610 return &board_topology_map_2g;
Marek Behún77652c72019-05-02 16:53:33 +0200611 else
612 return &board_topology_map_1g;
Marek Behún09e16b82017-06-09 19:28:45 +0200613}
614
Marek Behún09e16b82017-06-09 19:28:45 +0200615static int set_regdomain(void)
616{
617 struct omnia_eeprom oep;
618 char rd[3] = {' ', ' ', 0};
619
620 if (omnia_read_eeprom(&oep))
621 memcpy(rd, &oep.region, 2);
622 else
623 puts("EEPROM regdomain read failed.\n");
624
625 printf("Regdomain set to %s\n", rd);
Simon Glass6a38e412017-08-03 12:22:09 -0600626 return env_set("regdomain", rd);
Marek Behún09e16b82017-06-09 19:28:45 +0200627}
Marek Behún0f2e66a2019-05-02 16:53:37 +0200628
Marek Behún0f2e66a2019-05-02 16:53:37 +0200629static void handle_reset_button(void)
630{
Pali Rohár905c3bf2021-06-14 16:45:58 +0200631 const char * const vars[1] = { "bootcmd_rescue", };
Marek Behún0f2e66a2019-05-02 16:53:37 +0200632 int ret;
633 u8 reset_status;
634
Pali Rohár905c3bf2021-06-14 16:45:58 +0200635 /*
636 * Ensure that bootcmd_rescue has always stock value, so that running
637 * run bootcmd_rescue
638 * always works correctly.
639 */
640 env_set_default_vars(1, (char * const *)vars, 0);
641
Marek Behún0f2e66a2019-05-02 16:53:37 +0200642 ret = omnia_mcu_read(CMD_GET_RESET, &reset_status, 1);
643 if (ret) {
644 printf("omnia_mcu_read failed: %i, reset status unknown!\n",
645 ret);
646 return;
647 }
648
649 env_set_ulong("omnia_reset", reset_status);
650
651 if (reset_status) {
Pali Rohár8adec652022-08-27 20:49:20 +0200652 const char * const vars[3] = {
Marek Behún09f8de22021-05-28 10:00:49 +0200653 "bootcmd",
Pali Rohár8adec652022-08-27 20:49:20 +0200654 "bootdelay",
Marek Behún09f8de22021-05-28 10:00:49 +0200655 "distro_bootcmd",
656 };
657
658 /*
659 * Set the above envs to their default values, in case the user
660 * managed to break them.
661 */
Pali Rohár8adec652022-08-27 20:49:20 +0200662 env_set_default_vars(3, (char * const *)vars, 0);
Marek Behún09f8de22021-05-28 10:00:49 +0200663
664 /* Ensure bootcmd_rescue is used by distroboot */
665 env_set("boot_targets", "rescue");
666
Pali Rohár4f9e6fb2022-04-06 11:39:32 +0200667 printf("RESET button was pressed, overwriting boot_targets!\n");
Marek Behún09f8de22021-05-28 10:00:49 +0200668 } else {
669 /*
670 * In case the user somehow managed to save environment with
671 * boot_targets=rescue, reset boot_targets to default value.
672 * This could happen in subsequent commands if bootcmd_rescue
673 * failed.
674 */
675 if (!strcmp(env_get("boot_targets"), "rescue")) {
676 const char * const vars[1] = {
677 "boot_targets",
678 };
679
680 env_set_default_vars(1, (char * const *)vars, 0);
681 }
Marek Behún0f2e66a2019-05-02 16:53:37 +0200682 }
683}
Marek Behún09e16b82017-06-09 19:28:45 +0200684
Pali Rohár1e0a9752022-07-29 13:29:07 +0200685static void initialize_switch(void)
686{
687 u32 val, val04, val08, val10, val14;
688 u16 ctrl[2];
689 int err;
690
691 printf("Initializing LAN eth switch... ");
692
693 /* Change RGMII pins to GPIO mode */
694
695 val = val04 = readl(MVEBU_MPP_BASE + 0x04);
696 val &= ~GENMASK(19, 16); /* MPP[12] := GPIO */
697 val &= ~GENMASK(23, 20); /* MPP[13] := GPIO */
698 val &= ~GENMASK(27, 24); /* MPP[14] := GPIO */
699 val &= ~GENMASK(31, 28); /* MPP[15] := GPIO */
700 writel(val, MVEBU_MPP_BASE + 0x04);
701
702 val = val08 = readl(MVEBU_MPP_BASE + 0x08);
703 val &= ~GENMASK(3, 0); /* MPP[16] := GPIO */
704 val &= ~GENMASK(23, 20); /* MPP[21] := GPIO */
705 writel(val, MVEBU_MPP_BASE + 0x08);
706
707 val = val10 = readl(MVEBU_MPP_BASE + 0x10);
708 val &= ~GENMASK(27, 24); /* MPP[38] := GPIO */
709 val &= ~GENMASK(31, 28); /* MPP[39] := GPIO */
710 writel(val, MVEBU_MPP_BASE + 0x10);
711
712 val = val14 = readl(MVEBU_MPP_BASE + 0x14);
713 val &= ~GENMASK(3, 0); /* MPP[40] := GPIO */
714 val &= ~GENMASK(7, 4); /* MPP[41] := GPIO */
715 writel(val, MVEBU_MPP_BASE + 0x14);
716
717 /* Set initial values for switch reset strapping pins */
718
719 val = readl(MVEBU_GPIO0_BASE + 0x00);
720 val |= BIT(12); /* GPIO[12] := 1 */
721 val |= BIT(13); /* GPIO[13] := 1 */
722 val |= BIT(14); /* GPIO[14] := 1 */
723 val |= BIT(15); /* GPIO[15] := 1 */
724 val &= ~BIT(16); /* GPIO[16] := 0 */
725 val |= BIT(21); /* GPIO[21] := 1 */
726 writel(val, MVEBU_GPIO0_BASE + 0x00);
727
728 val = readl(MVEBU_GPIO1_BASE + 0x00);
729 val |= BIT(6); /* GPIO[38] := 1 */
730 val |= BIT(7); /* GPIO[39] := 1 */
731 val |= BIT(8); /* GPIO[40] := 1 */
732 val &= ~BIT(9); /* GPIO[41] := 0 */
733 writel(val, MVEBU_GPIO1_BASE + 0x00);
734
735 val = readl(MVEBU_GPIO0_BASE + 0x04);
736 val &= ~BIT(12); /* GPIO[12] := Out Enable */
737 val &= ~BIT(13); /* GPIO[13] := Out Enable */
738 val &= ~BIT(14); /* GPIO[14] := Out Enable */
739 val &= ~BIT(15); /* GPIO[15] := Out Enable */
740 val &= ~BIT(16); /* GPIO[16] := Out Enable */
741 val &= ~BIT(21); /* GPIO[21] := Out Enable */
742 writel(val, MVEBU_GPIO0_BASE + 0x04);
743
744 val = readl(MVEBU_GPIO1_BASE + 0x04);
745 val &= ~BIT(6); /* GPIO[38] := Out Enable */
746 val &= ~BIT(7); /* GPIO[39] := Out Enable */
747 val &= ~BIT(8); /* GPIO[40] := Out Enable */
748 val &= ~BIT(9); /* GPIO[41] := Out Enable */
749 writel(val, MVEBU_GPIO1_BASE + 0x04);
750
751 /* Release switch reset */
752
753 ctrl[0] = EXT_CTL_nRES_LAN;
754 ctrl[1] = EXT_CTL_nRES_LAN;
755 err = omnia_mcu_write(CMD_EXT_CONTROL, ctrl, sizeof(ctrl));
756
Marek Behún59aa4652022-09-13 18:10:28 +0200757 mdelay(50);
Pali Rohár1e0a9752022-07-29 13:29:07 +0200758
759 /* Change RGMII pins back to RGMII mode */
760
761 writel(val04, MVEBU_MPP_BASE + 0x04);
762 writel(val08, MVEBU_MPP_BASE + 0x08);
763 writel(val10, MVEBU_MPP_BASE + 0x10);
764 writel(val14, MVEBU_MPP_BASE + 0x14);
765
766 puts(err ? "failed\n" : "done\n");
767}
768
Marek Behún09e16b82017-06-09 19:28:45 +0200769int board_early_init_f(void)
770{
Marek Behún09e16b82017-06-09 19:28:45 +0200771 /* Configure MPP */
772 writel(0x11111111, MVEBU_MPP_BASE + 0x00);
773 writel(0x11111111, MVEBU_MPP_BASE + 0x04);
774 writel(0x11244011, MVEBU_MPP_BASE + 0x08);
775 writel(0x22222111, MVEBU_MPP_BASE + 0x0c);
776 writel(0x22200002, MVEBU_MPP_BASE + 0x10);
777 writel(0x30042022, MVEBU_MPP_BASE + 0x14);
778 writel(0x55550555, MVEBU_MPP_BASE + 0x18);
779 writel(0x00005550, MVEBU_MPP_BASE + 0x1c);
780
781 /* Set GPP Out value */
782 writel(OMNIA_GPP_OUT_VAL_LOW, MVEBU_GPIO0_BASE + 0x00);
783 writel(OMNIA_GPP_OUT_VAL_MID, MVEBU_GPIO1_BASE + 0x00);
784
785 /* Set GPP Polarity */
786 writel(OMNIA_GPP_POL_LOW, MVEBU_GPIO0_BASE + 0x0c);
787 writel(OMNIA_GPP_POL_MID, MVEBU_GPIO1_BASE + 0x0c);
788
789 /* Set GPP Out Enable */
790 writel(OMNIA_GPP_OUT_ENA_LOW, MVEBU_GPIO0_BASE + 0x04);
791 writel(OMNIA_GPP_OUT_ENA_MID, MVEBU_GPIO1_BASE + 0x04);
792
Marek Behún09e16b82017-06-09 19:28:45 +0200793 return 0;
794}
795
Marek Behúnf3556162021-08-16 15:19:39 +0200796void spl_board_init(void)
797{
798 /*
799 * If booting from UART, disable MCU watchdog in SPL, since uploading
Pali Rohár7fcda0c2021-11-09 17:14:02 +0100800 * U-Boot proper can take too much time and trigger it. Instead enable
801 * A385 watchdog with very high timeout (10 minutes) to prevent hangup.
Marek Behúnf3556162021-08-16 15:19:39 +0200802 */
Pali Rohár7fcda0c2021-11-09 17:14:02 +0100803 if (get_boot_device() == BOOT_DEVICE_UART) {
804 enable_a385_watchdog(10);
Marek Behúnf3556162021-08-16 15:19:39 +0200805 disable_mcu_watchdog();
Pali Rohár7fcda0c2021-11-09 17:14:02 +0100806 }
Pali Rohár1e0a9752022-07-29 13:29:07 +0200807
808 /*
809 * When MCU controls peripheral resets then release LAN eth switch from
810 * the reset and initialize it. When MCU does not control peripheral
811 * resets then LAN eth switch is initialized automatically by bootstrap
812 * pins when A385 is released from the reset.
813 */
Marek Behún8b52b8c2024-04-04 09:50:53 +0200814 if (omnia_mcu_has_feature(FEAT_PERIPH_MCU))
815 initialize_switch();
Marek Behúnf3556162021-08-16 15:19:39 +0200816}
817
Pali Rohárcbda3e22022-01-10 11:47:18 +0100818#if IS_ENABLED(CONFIG_OF_BOARD_FIXUP) || IS_ENABLED(CONFIG_OF_BOARD_SETUP)
819
Pali Rohár7cd41732022-03-02 12:47:56 +0100820static void disable_sata_node(void *blob)
Pali Rohárcbda3e22022-01-10 11:47:18 +0100821{
Pali Rohárcbda3e22022-01-10 11:47:18 +0100822 int node;
823
Pali Rohár7cd41732022-03-02 12:47:56 +0100824 fdt_for_each_node_by_compatible(node, blob, -1, "marvell,armada-380-ahci") {
825 if (!fdtdec_get_is_enabled(blob, node))
826 continue;
827
828 if (fdt_status_disabled(blob, node) < 0)
829 printf("Cannot disable SATA DT node!\n");
830 else
831 debug("Disabled SATA DT node\n");
832
Pali Roháre9105262022-03-02 12:47:57 +0100833 return;
Pali Rohár7cd41732022-03-02 12:47:56 +0100834 }
Pali Roháre9105262022-03-02 12:47:57 +0100835
836 printf("Cannot find SATA DT node!\n");
Pali Rohár7cd41732022-03-02 12:47:56 +0100837}
838
839static void disable_pcie_node(void *blob, int port)
840{
841 int node;
842
843 fdt_for_each_node_by_compatible(node, blob, -1, "marvell,armada-370-pcie") {
844 int port_node;
845
846 if (!fdtdec_get_is_enabled(blob, node))
847 continue;
848
849 fdt_for_each_subnode (port_node, blob, node) {
850 if (!fdtdec_get_is_enabled(blob, port_node))
851 continue;
852
853 if (fdtdec_get_int(blob, port_node, "marvell,pcie-port", -1) != port)
854 continue;
855
856 if (fdt_status_disabled(blob, port_node) < 0)
857 printf("Cannot disable PCIe port %d DT node!\n", port);
858 else
859 debug("Disabled PCIe port %d DT node\n", port);
860
861 return;
862 }
863 }
Pali Roháre9105262022-03-02 12:47:57 +0100864
865 printf("Cannot find PCIe port %d DT node!\n", port);
Pali Rohár7cd41732022-03-02 12:47:56 +0100866}
867
868static void fixup_msata_port_nodes(void *blob)
869{
870 bool mode_sata;
871
Pali Rohárcbda3e22022-01-10 11:47:18 +0100872 /*
873 * Determine if SerDes 0 is configured to SATA mode.
874 * We do this instead of calling omnia_detect_sata() to avoid another
875 * call to the MCU. By this time the common PHYs are initialized (it is
876 * done in SPL), so we can read this common PHY register.
877 */
878 mode_sata = (readl(MVEBU_REGISTER(0x183fc)) & GENMASK(3, 0)) == 2;
879
880 /*
881 * We're either adding status = "disabled" property, or changing
882 * status = "okay" to status = "disabled". In both cases we'll need more
883 * space. Increase the size a little.
884 */
885 if (fdt_increase_size(blob, 32) < 0) {
886 printf("Cannot increase FDT size!\n");
887 return;
888 }
889
Pali Rohárcbda3e22022-01-10 11:47:18 +0100890 if (!mode_sata) {
Pali Rohár7cd41732022-03-02 12:47:56 +0100891 /* If mSATA card is not present, disable SATA DT node */
892 disable_sata_node(blob);
893 } else {
894 /* Otherwise disable PCIe port 0 DT node (MiniPCIe / mSATA port) */
895 disable_pcie_node(blob, 0);
Pali Rohárcbda3e22022-01-10 11:47:18 +0100896 }
Pali Rohár93a89c52022-03-02 12:47:58 +0100897}
898
899static void fixup_wwan_port_nodes(void *blob)
900{
901 bool mode_usb3;
902
903 /* Determine if SerDes 4 is configured to USB3 mode */
904 mode_usb3 = ((readl(MVEBU_REGISTER(0x183fc)) & GENMASK(19, 16)) >> 16) == 4;
905
906 /* If SerDes 4 is not configured to USB3 mode then nothing is needed to fixup */
907 if (!mode_usb3)
908 return;
909
910 /*
911 * We're either adding status = "disabled" property, or changing
912 * status = "okay" to status = "disabled". In both cases we'll need more
913 * space. Increase the size a little.
914 */
915 if (fdt_increase_size(blob, 32) < 0) {
916 printf("Cannot increase FDT size!\n");
917 return;
918 }
919
920 /* Disable PCIe port 2 DT node (WWAN) */
921 disable_pcie_node(blob, 2);
Pali Rohárcbda3e22022-01-10 11:47:18 +0100922}
923
Pali Rohár1e0a9752022-07-29 13:29:07 +0200924static int insert_mcu_gpio_prop(void *blob, int node, const char *prop,
925 unsigned int phandle, u32 bank, u32 gpio,
926 u32 flags)
927{
928 fdt32_t val[4] = { cpu_to_fdt32(phandle), cpu_to_fdt32(bank),
929 cpu_to_fdt32(gpio), cpu_to_fdt32(flags) };
930 return fdt_setprop(blob, node, prop, &val, sizeof(val));
931}
932
933static int fixup_mcu_gpio_in_pcie_nodes(void *blob)
934{
935 unsigned int mcu_phandle;
936 int port, gpio;
937 int pcie_node;
938 int port_node;
939 int ret;
940
941 ret = fdt_increase_size(blob, 128);
942 if (ret < 0) {
943 printf("Cannot increase FDT size!\n");
944 return ret;
945 }
946
947 mcu_phandle = fdt_create_phandle_by_compatible(blob, "cznic,turris-omnia-mcu");
948 if (!mcu_phandle)
949 return -FDT_ERR_NOPHANDLES;
950
951 fdt_for_each_node_by_compatible(pcie_node, blob, -1, "marvell,armada-370-pcie") {
952 if (!fdtdec_get_is_enabled(blob, pcie_node))
953 continue;
954
955 fdt_for_each_subnode(port_node, blob, pcie_node) {
956 if (!fdtdec_get_is_enabled(blob, port_node))
957 continue;
958
959 port = fdtdec_get_int(blob, port_node, "marvell,pcie-port", -1);
960
961 if (port == 0)
962 gpio = ilog2(EXT_CTL_nPERST0);
963 else if (port == 1)
964 gpio = ilog2(EXT_CTL_nPERST1);
965 else if (port == 2)
966 gpio = ilog2(EXT_CTL_nPERST2);
967 else
968 continue;
969
970 /* insert: reset-gpios = <&mcu 2 gpio GPIO_ACTIVE_LOW>; */
971 ret = insert_mcu_gpio_prop(blob, port_node, "reset-gpios",
972 mcu_phandle, 2, gpio, GPIO_ACTIVE_LOW);
973 if (ret < 0)
974 return ret;
975 }
976 }
977
978 return 0;
979}
980
981static int fixup_mcu_gpio_in_eth_wan_node(void *blob)
982{
983 unsigned int mcu_phandle;
984 int eth_wan_node;
985 int ret;
986
987 ret = fdt_increase_size(blob, 64);
988 if (ret < 0) {
989 printf("Cannot increase FDT size!\n");
990 return ret;
991 }
992
993 eth_wan_node = fdt_path_offset(blob, "ethernet2");
994 if (eth_wan_node < 0)
995 return eth_wan_node;
996
997 mcu_phandle = fdt_create_phandle_by_compatible(blob, "cznic,turris-omnia-mcu");
998 if (!mcu_phandle)
999 return -FDT_ERR_NOPHANDLES;
1000
1001 /* insert: phy-reset-gpios = <&mcu 2 gpio GPIO_ACTIVE_LOW>; */
1002 ret = insert_mcu_gpio_prop(blob, eth_wan_node, "phy-reset-gpios",
1003 mcu_phandle, 2, ilog2(EXT_CTL_nRES_PHY), GPIO_ACTIVE_LOW);
1004 if (ret < 0)
1005 return ret;
1006
1007 return 0;
1008}
1009
Marek Behún4cf5a032024-04-04 09:50:56 +02001010static void fixup_atsha_node(void *blob)
1011{
1012 int node;
1013
1014 if (!omnia_mcu_has_feature(FEAT_CRYPTO))
1015 return;
1016
1017 node = fdt_node_offset_by_compatible(blob, -1, "atmel,atsha204a");
1018 if (node < 0) {
1019 printf("Cannot find ATSHA204A node!\n");
1020 return;
1021 }
1022
1023 if (fdt_status_disabled(blob, node) < 0)
1024 printf("Cannot disable ATSHA204A node!\n");
1025 else
1026 debug("Disabled ATSHA204A node\n");
1027}
1028
Pali Rohárcbda3e22022-01-10 11:47:18 +01001029#endif
1030
1031#if IS_ENABLED(CONFIG_OF_BOARD_FIXUP)
1032int board_fix_fdt(void *blob)
1033{
Marek Behún8b52b8c2024-04-04 09:50:53 +02001034 if (omnia_mcu_has_feature(FEAT_PERIPH_MCU)) {
1035 fixup_mcu_gpio_in_pcie_nodes(blob);
1036 fixup_mcu_gpio_in_eth_wan_node(blob);
Pali Rohár1e0a9752022-07-29 13:29:07 +02001037 }
1038
Pali Rohár7cd41732022-03-02 12:47:56 +01001039 fixup_msata_port_nodes(blob);
Pali Rohár93a89c52022-03-02 12:47:58 +01001040 fixup_wwan_port_nodes(blob);
Pali Rohárcbda3e22022-01-10 11:47:18 +01001041
Marek Behún4cf5a032024-04-04 09:50:56 +02001042 fixup_atsha_node(blob);
1043
Pali Rohárcbda3e22022-01-10 11:47:18 +01001044 return 0;
1045}
1046#endif
1047
Marek Behún09e16b82017-06-09 19:28:45 +02001048int board_init(void)
1049{
Marek Behún4dfc57e2019-05-02 16:53:31 +02001050 /* address of boot parameters */
Marek Behún09e16b82017-06-09 19:28:45 +02001051 gd->bd->bi_boot_params = mvebu_sdram_bar(0) + 0x100;
1052
Marek Behún88dc0242021-08-16 15:19:40 +02001053 return 0;
1054}
1055
1056int board_late_init(void)
1057{
Marek Behúnf3556162021-08-16 15:19:39 +02001058 /*
1059 * If not booting from UART, MCU watchdog was not disabled in SPL,
1060 * disable it now.
1061 */
1062 if (get_boot_device() != BOOT_DEVICE_UART)
1063 disable_mcu_watchdog();
Marek Behún09e16b82017-06-09 19:28:45 +02001064
Marek Behún09e16b82017-06-09 19:28:45 +02001065 set_regdomain();
Marek Behún0f2e66a2019-05-02 16:53:37 +02001066 handle_reset_button();
Marek Behúndb1e5c62019-05-24 14:57:53 +02001067 pci_init();
Marek Behún09e16b82017-06-09 19:28:45 +02001068
1069 return 0;
1070}
1071
Simon Glass629d9b62023-11-12 19:58:23 -07001072int checkboard(void)
Marek Behún09e16b82017-06-09 19:28:45 +02001073{
Marek Behún087b2352024-04-04 09:50:55 +02001074 char serial[17], version[4], pub_key[67];
Marek Behúnc2d19d02024-04-04 09:50:54 +02001075 bool has_version;
Pali Rohár0387f7f2022-04-08 16:30:12 +02001076 int err;
Marek Behún09e16b82017-06-09 19:28:45 +02001077
Pali Rohár4798ba92022-07-29 13:29:06 +02001078 printf(" MCU type: %s\n", omnia_get_mcu_type());
Pali Roháre16cc982022-08-10 11:00:25 +02001079 printf(" MCU version: %s\n", omnia_get_mcu_version());
Marek Behúnc4ba72a2019-05-02 16:53:34 +02001080 printf(" RAM size: %i MiB\n", omnia_get_ram_size_gb() * 1024);
Marek Behúnc2d19d02024-04-04 09:50:54 +02001081
1082 if (omnia_mcu_has_feature(FEAT_BOARD_INFO)) {
1083 err = omnia_mcu_board_info(serial, NULL, version);
1084 has_version = !err;
1085 } else {
1086 err = turris_atsha_otp_get_serial_number(serial);
1087 has_version = false;
1088 }
1089
1090 printf(" Board version: %s\n", has_version ? version : "unknown");
Pali Rohár38ecdab2022-08-27 20:06:30 +02001091 printf(" Serial Number: %s\n", !err ? serial : "unknown");
Marek Behún09e16b82017-06-09 19:28:45 +02001092
Marek Behún087b2352024-04-04 09:50:55 +02001093 if (omnia_mcu_has_feature(FEAT_CRYPTO)) {
1094 err = omnia_mcu_get_board_public_key(pub_key);
1095 printf(" ECDSA Public Key: %s\n", !err ? pub_key : "unknown");
1096 }
1097
Marek Behún09e16b82017-06-09 19:28:45 +02001098 return 0;
1099}
1100
Marek Behún09e16b82017-06-09 19:28:45 +02001101int misc_init_r(void)
1102{
Marek Behúnc2d19d02024-04-04 09:50:54 +02001103 if (omnia_mcu_has_feature(FEAT_BOARD_INFO)) {
1104 char serial[17];
1105 u8 first_mac[6];
1106
1107 if (!omnia_mcu_board_info(serial, first_mac, NULL))
1108 turris_init_mac_addresses(1, first_mac);
1109 } else {
1110 turris_atsha_otp_init_mac_addresses(1);
1111 turris_atsha_otp_init_serial_number();
1112 }
1113
Marek Behún09e16b82017-06-09 19:28:45 +02001114 return 0;
1115}
1116
Marek Behún91ef59c2021-07-15 19:21:02 +02001117#if defined(CONFIG_OF_BOARD_SETUP)
1118/*
1119 * I plan to generalize this function and move it to common/fdt_support.c.
1120 * This will require some more work on multiple boards, though, so for now leave
1121 * it here.
1122 */
1123static bool fixup_mtd_partitions(void *blob, int offset, struct mtd_info *mtd)
1124{
1125 struct mtd_info *slave;
1126 int parts;
1127
1128 parts = fdt_subnode_offset(blob, offset, "partitions");
Pali Roháre2b1ba02022-08-01 12:02:19 +02001129 if (parts >= 0) {
1130 if (fdt_del_node(blob, parts) < 0)
1131 return false;
1132 }
Marek Behún91ef59c2021-07-15 19:21:02 +02001133
Pali Rohárd35b6f22022-08-01 12:02:20 +02001134 if (fdt_increase_size(blob, 512) < 0)
1135 return false;
1136
Marek Behún91ef59c2021-07-15 19:21:02 +02001137 parts = fdt_add_subnode(blob, offset, "partitions");
1138 if (parts < 0)
1139 return false;
1140
1141 if (fdt_setprop_u32(blob, parts, "#address-cells", 1) < 0)
1142 return false;
1143
1144 if (fdt_setprop_u32(blob, parts, "#size-cells", 1) < 0)
1145 return false;
1146
1147 if (fdt_setprop_string(blob, parts, "compatible",
1148 "fixed-partitions") < 0)
1149 return false;
1150
1151 mtd_probe_devices();
1152
Pali Rohárd8210ef2021-10-21 17:55:48 +02001153 list_for_each_entry_reverse(slave, &mtd->partitions, node) {
Marek Behún91ef59c2021-07-15 19:21:02 +02001154 char name[32];
1155 int part;
1156
1157 snprintf(name, sizeof(name), "partition@%llx", slave->offset);
1158 part = fdt_add_subnode(blob, parts, name);
1159 if (part < 0)
1160 return false;
1161
1162 if (fdt_setprop_u32(blob, part, "reg", slave->offset) < 0)
1163 return false;
1164
1165 if (fdt_appendprop_u32(blob, part, "reg", slave->size) < 0)
1166 return false;
1167
1168 if (fdt_setprop_string(blob, part, "label", slave->name) < 0)
1169 return false;
1170
1171 if (!(slave->flags & MTD_WRITEABLE))
1172 if (fdt_setprop_empty(blob, part, "read-only") < 0)
1173 return false;
1174
1175 if (slave->flags & MTD_POWERUP_LOCK)
1176 if (fdt_setprop_empty(blob, part, "lock") < 0)
1177 return false;
1178 }
1179
1180 return true;
1181}
1182
Pali Rohárcbda3e22022-01-10 11:47:18 +01001183static void fixup_spi_nor_partitions(void *blob)
Marek Behún91ef59c2021-07-15 19:21:02 +02001184{
Pali Rohár3215c032022-08-01 23:58:42 +02001185 struct mtd_info *mtd = NULL;
1186 char mtd_path[64];
Marek Behún91ef59c2021-07-15 19:21:02 +02001187 int node;
1188
Pali Rohár3215c032022-08-01 23:58:42 +02001189 node = fdt_node_offset_by_compatible(gd->fdt_blob, -1, "jedec,spi-nor");
1190 if (node < 0)
1191 goto fail;
1192
1193 if (fdt_get_path(gd->fdt_blob, node, mtd_path, sizeof(mtd_path)) < 0)
1194 goto fail;
1195
1196 mtd = get_mtd_device_nm(mtd_path);
Marek Behún91ef59c2021-07-15 19:21:02 +02001197 if (IS_ERR_OR_NULL(mtd))
1198 goto fail;
1199
Pali Rohár3215c032022-08-01 23:58:42 +02001200 node = fdt_node_offset_by_compatible(blob, -1, "jedec,spi-nor");
Marek Behún91ef59c2021-07-15 19:21:02 +02001201 if (node < 0)
1202 goto fail;
1203
1204 if (!fixup_mtd_partitions(blob, node, mtd))
1205 goto fail;
1206
Marek Behún36feac92021-09-25 02:49:18 +02001207 put_mtd_device(mtd);
Pali Rohárcbda3e22022-01-10 11:47:18 +01001208 return;
Marek Behún91ef59c2021-07-15 19:21:02 +02001209
1210fail:
1211 printf("Failed fixing SPI NOR partitions!\n");
Marek Behún36feac92021-09-25 02:49:18 +02001212 if (!IS_ERR_OR_NULL(mtd))
1213 put_mtd_device(mtd);
Pali Rohárcbda3e22022-01-10 11:47:18 +01001214}
1215
1216int ft_board_setup(void *blob, struct bd_info *bd)
1217{
Pali Rohár1e0a9752022-07-29 13:29:07 +02001218 int node;
1219
1220 /*
1221 * U-Boot's FDT blob contains phy-reset-gpios in ethernet2
1222 * node when MCU controls all peripherals resets.
1223 * Fixup MCU GPIO nodes in PCIe and eth wan nodes in this case.
1224 */
1225 node = fdt_path_offset(gd->fdt_blob, "ethernet2");
1226 if (node >= 0 && fdt_getprop(gd->fdt_blob, node, "phy-reset-gpios", NULL)) {
1227 fixup_mcu_gpio_in_pcie_nodes(blob);
1228 fixup_mcu_gpio_in_eth_wan_node(blob);
1229 }
1230
Pali Rohárcbda3e22022-01-10 11:47:18 +01001231 fixup_spi_nor_partitions(blob);
Pali Rohár7cd41732022-03-02 12:47:56 +01001232 fixup_msata_port_nodes(blob);
Pali Rohár93a89c52022-03-02 12:47:58 +01001233 fixup_wwan_port_nodes(blob);
Pali Rohárcbda3e22022-01-10 11:47:18 +01001234
Marek Behún4cf5a032024-04-04 09:50:56 +02001235 fixup_atsha_node(blob);
1236
Marek Behún91ef59c2021-07-15 19:21:02 +02001237 return 0;
1238}
1239#endif