Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
Lokesh Vutla | 3e716e2 | 2013-02-17 23:34:35 +0000 | [diff] [blame] | 2 | /* |
| 3 | * (C) Copyright 2013 |
| 4 | * Texas Instruments Incorporated. |
| 5 | * Lokesh Vutla <lokeshvutla@ti.com> |
| 6 | * |
| 7 | * Configuration settings for the TI DRA7XX board. |
Enric Balletbò i Serra | 2785bb7 | 2013-12-06 21:30:19 +0100 | [diff] [blame] | 8 | * See ti_omap5_common.h for omap5 common settings. |
Lokesh Vutla | 3e716e2 | 2013-02-17 23:34:35 +0000 | [diff] [blame] | 9 | */ |
| 10 | |
| 11 | #ifndef __CONFIG_DRA7XX_EVM_H |
| 12 | #define __CONFIG_DRA7XX_EVM_H |
| 13 | |
Sekhar Nori | bb018cf | 2016-11-25 14:25:54 +0530 | [diff] [blame] | 14 | #include <environment/ti/dfu.h> |
| 15 | |
Lokesh Vutla | 1fd8022 | 2015-06-04 16:42:38 +0530 | [diff] [blame] | 16 | #define CONFIG_IODELAY_RECALIBRATION |
Lokesh Vutla | 1fd8022 | 2015-06-04 16:42:38 +0530 | [diff] [blame] | 17 | |
Lokesh Vutla | 1860817 | 2016-03-08 09:18:07 +0530 | [diff] [blame] | 18 | #define CONFIG_VERY_BIG_RAM |
Lokesh Vutla | 1860817 | 2016-03-08 09:18:07 +0530 | [diff] [blame] | 19 | #define CONFIG_MAX_MEM_MAPPED 0x80000000 |
| 20 | |
Tom Rini | 560ef45 | 2014-04-03 07:52:56 -0400 | [diff] [blame] | 21 | #ifndef CONFIG_QSPI_BOOT |
Lokesh Vutla | f8c725e | 2013-08-23 17:27:04 +0530 | [diff] [blame] | 22 | /* MMC ENV related defines */ |
Lokesh Vutla | f8c725e | 2013-08-23 17:27:04 +0530 | [diff] [blame] | 23 | #define CONFIG_SYS_MMC_ENV_DEV 1 /* SLOT2: eMMC(1) */ |
Tom Rini | 886e55e | 2014-04-03 07:52:52 -0400 | [diff] [blame] | 24 | #define CONFIG_ENV_SIZE (128 << 10) |
Jean-Jacques Hiblot | a090053 | 2017-05-24 12:08:27 +0200 | [diff] [blame] | 25 | #define CONFIG_ENV_OFFSET 0x260000 |
Lokesh Vutla | f8c725e | 2013-08-23 17:27:04 +0530 | [diff] [blame] | 26 | #define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + CONFIG_ENV_SIZE) |
| 27 | #define CONFIG_SYS_REDUNDAND_ENVIRONMENT |
Tom Rini | 560ef45 | 2014-04-03 07:52:56 -0400 | [diff] [blame] | 28 | #endif |
Lokesh Vutla | 3e716e2 | 2013-02-17 23:34:35 +0000 | [diff] [blame] | 29 | |
Minal Shah | 01ae8ca | 2013-10-04 14:52:02 -0400 | [diff] [blame] | 30 | #if (CONFIG_CONS_INDEX == 1) |
Tom Rini | b3277f5 | 2013-08-09 11:22:18 -0400 | [diff] [blame] | 31 | #define CONSOLEDEV "ttyO0" |
Minal Shah | 01ae8ca | 2013-10-04 14:52:02 -0400 | [diff] [blame] | 32 | #elif (CONFIG_CONS_INDEX == 3) |
| 33 | #define CONSOLEDEV "ttyO2" |
| 34 | #endif |
| 35 | #define CONFIG_SYS_NS16550_COM1 UART1_BASE /* Base EVM has UART0 */ |
| 36 | #define CONFIG_SYS_NS16550_COM2 UART2_BASE /* UART2 */ |
| 37 | #define CONFIG_SYS_NS16550_COM3 UART3_BASE /* UART3 */ |
Lokesh Vutla | 1652326 | 2013-05-30 03:19:38 +0000 | [diff] [blame] | 38 | |
Simon Glass | 4590d4e | 2017-05-17 03:25:10 -0600 | [diff] [blame] | 39 | #define CONFIG_ENV_EEPROM_IS_ON_I2C |
| 40 | #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* Main EEPROM */ |
| 41 | #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 |
| 42 | |
Lokesh Vutla | 1652326 | 2013-05-30 03:19:38 +0000 | [diff] [blame] | 43 | #define CONFIG_SYS_OMAP_ABE_SYSCK |
Dan Murphy | a6f9d15 | 2013-06-11 11:22:30 -0500 | [diff] [blame] | 44 | |
Tom Rini | aed1ba1 | 2015-06-12 20:52:29 -0400 | [diff] [blame] | 45 | #ifndef CONFIG_SPL_BUILD |
Kishon Vijay Abraham I | 2408076 | 2015-02-23 18:40:20 +0530 | [diff] [blame] | 46 | #define DFUARGS \ |
| 47 | "dfu_bufsiz=0x10000\0" \ |
| 48 | DFU_ALT_INFO_MMC \ |
| 49 | DFU_ALT_INFO_EMMC \ |
Vignesh R | 1bf0634 | 2015-10-20 15:22:01 +0530 | [diff] [blame] | 50 | DFU_ALT_INFO_RAM \ |
| 51 | DFU_ALT_INFO_QSPI |
Tom Rini | aed1ba1 | 2015-06-12 20:52:29 -0400 | [diff] [blame] | 52 | #endif |
Dileep Katta | f273129 | 2015-03-25 04:04:50 +0530 | [diff] [blame] | 53 | |
B, Ravi | e055247 | 2016-07-28 17:39:18 +0530 | [diff] [blame] | 54 | #ifdef CONFIG_SPL_BUILD |
| 55 | #undef CONFIG_CMD_BOOTD |
| 56 | #ifdef CONFIG_SPL_DFU_SUPPORT |
| 57 | #define CONFIG_SPL_LOAD_FIT_ADDRESS 0x80200000 |
B, Ravi | e055247 | 2016-07-28 17:39:18 +0530 | [diff] [blame] | 58 | #define DFUARGS \ |
| 59 | "dfu_bufsiz=0x10000\0" \ |
| 60 | DFU_ALT_INFO_RAM |
| 61 | #endif |
| 62 | #endif |
| 63 | |
Enric Balletbò i Serra | 2785bb7 | 2013-12-06 21:30:19 +0100 | [diff] [blame] | 64 | #include <configs/ti_omap5_common.h> |
Dan Murphy | a6f9d15 | 2013-06-11 11:22:30 -0500 | [diff] [blame] | 65 | |
Tom Rini | fce0d59 | 2014-01-21 17:15:08 -0500 | [diff] [blame] | 66 | /* Enhance our eMMC support / experience. */ |
Lubomir Popov | 6d2f985 | 2014-11-10 18:14:18 +0200 | [diff] [blame] | 67 | #define CONFIG_HSMMC2_8BIT |
Tom Rini | fce0d59 | 2014-01-21 17:15:08 -0500 | [diff] [blame] | 68 | |
Mugunthan V N | 85ae8be | 2013-07-08 16:04:43 +0530 | [diff] [blame] | 69 | /* CPSW Ethernet */ |
Mugunthan V N | 85ae8be | 2013-07-08 16:04:43 +0530 | [diff] [blame] | 70 | #define CONFIG_BOOTP_DNS2 |
| 71 | #define CONFIG_BOOTP_SEND_HOSTNAME |
Tom Rini | 243df4a | 2013-08-20 08:53:54 -0400 | [diff] [blame] | 72 | #define CONFIG_NET_RETRY_COUNT 10 |
Dan Murphy | b1941f3 | 2016-03-30 12:58:37 -0500 | [diff] [blame] | 73 | #define CONFIG_PHY_TI |
Mugunthan V N | 85ae8be | 2013-07-08 16:04:43 +0530 | [diff] [blame] | 74 | |
Matt Porter | bb1a847 | 2013-10-07 15:53:03 +0530 | [diff] [blame] | 75 | /* SPI */ |
Matt Porter | bb1a847 | 2013-10-07 15:53:03 +0530 | [diff] [blame] | 76 | #define CONFIG_TI_SPI_MMAP |
Vignesh R | e299666 | 2016-07-25 15:45:46 +0530 | [diff] [blame] | 77 | #define CONFIG_SF_DEFAULT_SPEED 76800000 |
Vignesh R | 9e20f40 | 2016-02-10 10:51:43 +0530 | [diff] [blame] | 78 | #define CONFIG_SF_DEFAULT_MODE SPI_MODE_0 |
Ravi Babu | e8829b6 | 2015-02-11 18:54:29 -0500 | [diff] [blame] | 79 | #define CONFIG_QSPI_QUAD_SUPPORT |
Matt Porter | bb1a847 | 2013-10-07 15:53:03 +0530 | [diff] [blame] | 80 | |
Tom Rini | 560ef45 | 2014-04-03 07:52:56 -0400 | [diff] [blame] | 81 | /* |
| 82 | * Default to using SPI for environment, etc. |
B, Ravi | acd0cab | 2016-09-26 18:21:13 +0530 | [diff] [blame] | 83 | * 0x000000 - 0x040000 : QSPI.SPL (256KiB) |
Tom Rini | 560ef45 | 2014-04-03 07:52:56 -0400 | [diff] [blame] | 84 | * 0x040000 - 0x140000 : QSPI.u-boot (1MiB) |
| 85 | * 0x140000 - 0x1C0000 : QSPI.u-boot-spl-os (512KiB) |
| 86 | * 0x1C0000 - 0x1D0000 : QSPI.u-boot-env (64KiB) |
| 87 | * 0x1D0000 - 0x1E0000 : QSPI.u-boot-env.backup1 (64KiB) |
| 88 | * 0x1E0000 - 0x9E0000 : QSPI.kernel (8MiB) |
| 89 | * 0x9E0000 - 0x2000000 : USERLAND |
| 90 | */ |
| 91 | #define CONFIG_SYS_SPI_KERNEL_OFFS 0x1E0000 |
| 92 | #define CONFIG_SYS_SPI_ARGS_OFFS 0x140000 |
| 93 | #define CONFIG_SYS_SPI_ARGS_SIZE 0x80000 |
| 94 | #if defined(CONFIG_QSPI_BOOT) |
Tom Rini | 560ef45 | 2014-04-03 07:52:56 -0400 | [diff] [blame] | 95 | #define CONFIG_SYS_REDUNDAND_ENVIRONMENT |
| 96 | #define CONFIG_ENV_SPI_MAX_HZ CONFIG_SF_DEFAULT_SPEED |
| 97 | #define CONFIG_ENV_SIZE (64 << 10) |
| 98 | #define CONFIG_ENV_SECT_SIZE (64 << 10) /* 64 KB sectors */ |
| 99 | #define CONFIG_ENV_OFFSET 0x1C0000 |
| 100 | #define CONFIG_ENV_OFFSET_REDUND 0x1D0000 |
| 101 | #endif |
| 102 | |
Matt Porter | bb1a847 | 2013-10-07 15:53:03 +0530 | [diff] [blame] | 103 | /* SPI SPL */ |
Vignesh R | 584a9bb | 2015-08-17 13:29:57 +0530 | [diff] [blame] | 104 | #define CONFIG_TI_EDMA3 |
Tom Rini | 560ef45 | 2014-04-03 07:52:56 -0400 | [diff] [blame] | 105 | #define CONFIG_SYS_SPI_U_BOOT_OFFS 0x40000 |
Matt Porter | bb1a847 | 2013-10-07 15:53:03 +0530 | [diff] [blame] | 106 | |
Tom Rini | 811d1d3 | 2014-02-05 10:24:25 -0500 | [diff] [blame] | 107 | #define CONFIG_SUPPORT_EMMC_BOOT |
| 108 | |
Dan Murphy | 69521c1 | 2013-10-11 12:28:17 -0500 | [diff] [blame] | 109 | /* USB xHCI HOST */ |
Dan Murphy | 69521c1 | 2013-10-11 12:28:17 -0500 | [diff] [blame] | 110 | #define CONFIG_USB_XHCI_OMAP |
Dan Murphy | 69521c1 | 2013-10-11 12:28:17 -0500 | [diff] [blame] | 111 | |
Dan Murphy | 69521c1 | 2013-10-11 12:28:17 -0500 | [diff] [blame] | 112 | #define CONFIG_OMAP_USB2PHY2_HOST |
| 113 | |
Roger Quadros | f019ee8 | 2013-11-11 16:56:44 +0200 | [diff] [blame] | 114 | /* SATA */ |
Roger Quadros | f019ee8 | 2013-11-11 16:56:44 +0200 | [diff] [blame] | 115 | #define CONFIG_SCSI_AHCI_PLAT |
Roger Quadros | f019ee8 | 2013-11-11 16:56:44 +0200 | [diff] [blame] | 116 | |
pekon gupta | 64733cc | 2014-07-22 16:03:23 +0530 | [diff] [blame] | 117 | /* NAND support */ |
| 118 | #ifdef CONFIG_NAND |
| 119 | /* NAND: device related configs */ |
| 120 | #define CONFIG_SYS_NAND_PAGE_SIZE 2048 |
| 121 | #define CONFIG_SYS_NAND_OOBSIZE 64 |
| 122 | #define CONFIG_SYS_NAND_BLOCK_SIZE (128*1024) |
pekon gupta | 64733cc | 2014-07-22 16:03:23 +0530 | [diff] [blame] | 123 | #define CONFIG_SYS_NAND_PAGE_COUNT (CONFIG_SYS_NAND_BLOCK_SIZE / \ |
| 124 | CONFIG_SYS_NAND_PAGE_SIZE) |
| 125 | #define CONFIG_SYS_NAND_5_ADDR_CYCLE |
| 126 | /* NAND: driver related configs */ |
pekon gupta | 64733cc | 2014-07-22 16:03:23 +0530 | [diff] [blame] | 127 | #define CONFIG_SYS_NAND_ONFI_DETECTION |
| 128 | #define CONFIG_NAND_OMAP_ECCSCHEME OMAP_ECC_BCH8_CODE_HW |
| 129 | #define CONFIG_SYS_NAND_BAD_BLOCK_POS NAND_LARGE_BADBLOCK_POS |
| 130 | #define CONFIG_SYS_NAND_ECCPOS { 2, 3, 4, 5, 6, 7, 8, 9, \ |
| 131 | 10, 11, 12, 13, 14, 15, 16, 17, \ |
| 132 | 18, 19, 20, 21, 22, 23, 24, 25, \ |
| 133 | 26, 27, 28, 29, 30, 31, 32, 33, \ |
| 134 | 34, 35, 36, 37, 38, 39, 40, 41, \ |
| 135 | 42, 43, 44, 45, 46, 47, 48, 49, \ |
| 136 | 50, 51, 52, 53, 54, 55, 56, 57, } |
| 137 | #define CONFIG_SYS_NAND_ECCSIZE 512 |
| 138 | #define CONFIG_SYS_NAND_ECCBYTES 14 |
pekon gupta | 64733cc | 2014-07-22 16:03:23 +0530 | [diff] [blame] | 139 | #define CONFIG_SYS_NAND_U_BOOT_OFFS 0x000c0000 |
| 140 | /* NAND: SPL related configs */ |
pekon gupta | 64733cc | 2014-07-22 16:03:23 +0530 | [diff] [blame] | 141 | /* NAND: SPL falcon mode configs */ |
| 142 | #ifdef CONFIG_SPL_OS_BOOT |
pekon gupta | 64733cc | 2014-07-22 16:03:23 +0530 | [diff] [blame] | 143 | #define CONFIG_SYS_NAND_SPL_KERNEL_OFFS 0x00200000 /* kernel offset */ |
pekon gupta | 64733cc | 2014-07-22 16:03:23 +0530 | [diff] [blame] | 144 | #endif |
| 145 | #endif /* !CONFIG_NAND */ |
| 146 | |
pekon gupta | 0166349 | 2014-07-22 16:03:24 +0530 | [diff] [blame] | 147 | /* Parallel NOR Support */ |
| 148 | #if defined(CONFIG_NOR) |
| 149 | /* NOR: device related configs */ |
| 150 | #define CONFIG_SYS_MAX_FLASH_SECT 512 |
| 151 | #define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT |
| 152 | #define CONFIG_SYS_FLASH_SIZE (64 * 1024 * 1024) /* 64 MB */ |
| 153 | /* #define CONFIG_INIT_IGNORE_ERROR */ |
pekon gupta | 0166349 | 2014-07-22 16:03:24 +0530 | [diff] [blame] | 154 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 |
| 155 | #define CONFIG_SYS_FLASH_BASE (0x08000000) |
| 156 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE |
| 157 | /* Reduce SPL size by removing unlikey targets */ |
| 158 | #ifdef CONFIG_NOR_BOOT |
pekon gupta | 0166349 | 2014-07-22 16:03:24 +0530 | [diff] [blame] | 159 | #define CONFIG_ENV_SECT_SIZE (128 * 1024) /* 128 KiB */ |
pekon gupta | 0166349 | 2014-07-22 16:03:24 +0530 | [diff] [blame] | 160 | #define CONFIG_ENV_OFFSET 0x001c0000 |
| 161 | #define CONFIG_ENV_OFFSET_REDUND 0x001e0000 |
| 162 | #endif |
| 163 | #endif /* NOR support */ |
| 164 | |
Lokesh Vutla | 3e716e2 | 2013-02-17 23:34:35 +0000 | [diff] [blame] | 165 | #endif /* __CONFIG_DRA7XX_EVM_H */ |