blob: 2ff67d6cced7b1cfa60eddf7175a57680ec7d5be [file] [log] [blame]
Dave Liu19b247e2008-01-11 18:48:24 +08001/*
Scott Wood3f53f1a2010-08-30 18:04:52 -05002 * Copyright (C) 2007-2010 Freescale Semiconductor, Inc.
Dave Liu19b247e2008-01-11 18:48:24 +08003 *
4 * Dave Liu <daveliu@freescale.com>
5 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02006 * SPDX-License-Identifier: GPL-2.0+
Dave Liu19b247e2008-01-11 18:48:24 +08007 */
8
9#ifndef __CONFIG_H
10#define __CONFIG_H
11
Scott Woodf60c06e2010-11-24 13:28:40 +000012#define CONFIG_SYS_NAND_U_BOOT_SIZE (512 << 10)
13#define CONFIG_SYS_NAND_U_BOOT_DST 0x00100000
14#define CONFIG_SYS_NAND_U_BOOT_START 0x00100100
15#define CONFIG_SYS_NAND_U_BOOT_OFFS 16384
16#define CONFIG_SYS_NAND_U_BOOT_RELOC 0x00010000
17
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020018#ifndef CONFIG_SYS_TEXT_BASE
19#define CONFIG_SYS_TEXT_BASE 0xFE000000
Anton Vorontsovec821752009-11-24 20:12:12 +030020#endif
21
Scott Woodf60c06e2010-11-24 13:28:40 +000022#ifndef CONFIG_SYS_MONITOR_BASE
23#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
24#endif
25
Dave Liu19b247e2008-01-11 18:48:24 +080026/*
27 * High Level Configuration Options
28 */
29#define CONFIG_E300 1 /* E300 family */
Peter Tyser72f2d392009-05-22 17:23:25 -050030#define CONFIG_MPC831x 1 /* MPC831x CPU family */
Dave Liu19b247e2008-01-11 18:48:24 +080031#define CONFIG_MPC8315 1 /* MPC8315 CPU specific */
32#define CONFIG_MPC8315ERDB 1 /* MPC8315ERDB board specific */
33
34/*
35 * System Clock Setup
36 */
37#define CONFIG_83XX_CLKIN 66666667 /* in Hz */
38#define CONFIG_SYS_CLK_FREQ CONFIG_83XX_CLKIN
39
40/*
41 * Hardware Reset Configuration Word
42 * if CLKIN is 66.66MHz, then
43 * CSB = 133MHz, CORE = 400MHz, DDRC = 266MHz, LBC = 133MHz
44 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020045#define CONFIG_SYS_HRCW_LOW (\
Dave Liu19b247e2008-01-11 18:48:24 +080046 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
47 HRCWL_DDR_TO_SCB_CLK_2X1 |\
48 HRCWL_SVCOD_DIV_2 |\
49 HRCWL_CSB_TO_CLKIN_2X1 |\
50 HRCWL_CORE_TO_CSB_3X1)
Anton Vorontsovec821752009-11-24 20:12:12 +030051#define CONFIG_SYS_HRCW_HIGH_BASE (\
Dave Liu19b247e2008-01-11 18:48:24 +080052 HRCWH_PCI_HOST |\
53 HRCWH_PCI1_ARBITER_ENABLE |\
54 HRCWH_CORE_ENABLE |\
Dave Liu19b247e2008-01-11 18:48:24 +080055 HRCWH_BOOTSEQ_DISABLE |\
56 HRCWH_SW_WATCHDOG_DISABLE |\
Dave Liu19b247e2008-01-11 18:48:24 +080057 HRCWH_TSEC1M_IN_RGMII |\
58 HRCWH_TSEC2M_IN_RGMII |\
59 HRCWH_BIG_ENDIAN |\
60 HRCWH_LALE_NORMAL)
61
Anton Vorontsovec821752009-11-24 20:12:12 +030062#ifdef CONFIG_NAND_SPL
63#define CONFIG_SYS_HRCW_HIGH (CONFIG_SYS_HRCW_HIGH_BASE |\
64 HRCWH_FROM_0XFFF00100 |\
65 HRCWH_ROM_LOC_NAND_SP_8BIT |\
66 HRCWH_RL_EXT_NAND)
67#else
68#define CONFIG_SYS_HRCW_HIGH (CONFIG_SYS_HRCW_HIGH_BASE |\
69 HRCWH_FROM_0X00000100 |\
70 HRCWH_ROM_LOC_LOCAL_16BIT |\
71 HRCWH_RL_EXT_LEGACY)
72#endif
73
Dave Liu19b247e2008-01-11 18:48:24 +080074/*
75 * System IO Config
76 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020077#define CONFIG_SYS_SICRH 0x00000000
78#define CONFIG_SYS_SICRL 0x00000000 /* 3.3V, no delay */
Dave Liu19b247e2008-01-11 18:48:24 +080079
Anton Vorontsovd398b7e2009-06-10 00:25:36 +040080#define CONFIG_HWCONFIG
Dave Liu19b247e2008-01-11 18:48:24 +080081
82/*
83 * IMMR new address
84 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020085#define CONFIG_SYS_IMMR 0xE0000000
Dave Liu19b247e2008-01-11 18:48:24 +080086
87/*
88 * Arbiter Setup
89 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020090#define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth is 4 */
Joe Hershberger496f7722011-10-11 23:57:11 -050091#define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count is 4 */
92#define CONFIG_SYS_SPCR_TSECEP 3 /* eTSEC emergency priority is highest */
Dave Liu19b247e2008-01-11 18:48:24 +080093
94/*
95 * DDR Setup
96 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020097#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */
98#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
99#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
100#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
Joe Hershberger496f7722011-10-11 23:57:11 -0500101#define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_EN \
Dave Liu19b247e2008-01-11 18:48:24 +0800102 | DDRCDR_PZ_LOZ \
103 | DDRCDR_NZ_LOZ \
104 | DDRCDR_ODT \
Joe Hershberger496f7722011-10-11 23:57:11 -0500105 | DDRCDR_Q_DRN)
Dave Liu19b247e2008-01-11 18:48:24 +0800106 /* 0x7b880001 */
107/*
108 * Manually set up DDR parameters
109 * consist of two chips HY5PS12621BFP-C4 from HYNIX
110 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200111#define CONFIG_SYS_DDR_SIZE 128 /* MB */
112#define CONFIG_SYS_DDR_CS0_BNDS 0x00000007
Joe Hershberger496f7722011-10-11 23:57:11 -0500113#define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
Joe Hershbergercc03b802011-10-11 23:57:29 -0500114 | CSCONFIG_ODT_RD_NEVER \
115 | CSCONFIG_ODT_WR_ONLY_CURRENT \
Joe Hershberger496f7722011-10-11 23:57:11 -0500116 | CSCONFIG_ROW_BIT_13 \
117 | CSCONFIG_COL_BIT_10)
Dave Liu19b247e2008-01-11 18:48:24 +0800118 /* 0x80010102 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200119#define CONFIG_SYS_DDR_TIMING_3 0x00000000
Joe Hershberger496f7722011-10-11 23:57:11 -0500120#define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
121 | (0 << TIMING_CFG0_WRT_SHIFT) \
122 | (0 << TIMING_CFG0_RRT_SHIFT) \
123 | (0 << TIMING_CFG0_WWT_SHIFT) \
124 | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
125 | (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
126 | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
127 | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
Dave Liu19b247e2008-01-11 18:48:24 +0800128 /* 0x00220802 */
Joe Hershberger496f7722011-10-11 23:57:11 -0500129#define CONFIG_SYS_DDR_TIMING_1 ((2 << TIMING_CFG1_PRETOACT_SHIFT) \
130 | (7 << TIMING_CFG1_ACTTOPRE_SHIFT) \
131 | (2 << TIMING_CFG1_ACTTORW_SHIFT) \
132 | (5 << TIMING_CFG1_CASLAT_SHIFT) \
133 | (6 << TIMING_CFG1_REFREC_SHIFT) \
134 | (2 << TIMING_CFG1_WRREC_SHIFT) \
135 | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
136 | (2 << TIMING_CFG1_WRTORD_SHIFT))
Howard Gregoryf2d4bef2008-11-04 14:55:33 +0800137 /* 0x27256222 */
Joe Hershberger496f7722011-10-11 23:57:11 -0500138#define CONFIG_SYS_DDR_TIMING_2 ((1 << TIMING_CFG2_ADD_LAT_SHIFT) \
139 | (4 << TIMING_CFG2_CPO_SHIFT) \
140 | (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
141 | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
142 | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
143 | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
144 | (5 << TIMING_CFG2_FOUR_ACT_SHIFT))
Howard Gregoryf2d4bef2008-11-04 14:55:33 +0800145 /* 0x121048c5 */
Joe Hershberger496f7722011-10-11 23:57:11 -0500146#define CONFIG_SYS_DDR_INTERVAL ((0x0360 << SDRAM_INTERVAL_REFINT_SHIFT) \
147 | (0x0100 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
Dave Liu19b247e2008-01-11 18:48:24 +0800148 /* 0x03600100 */
Joe Hershberger496f7722011-10-11 23:57:11 -0500149#define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SREN \
Dave Liu19b247e2008-01-11 18:48:24 +0800150 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
Joe Hershbergercc03b802011-10-11 23:57:29 -0500151 | SDRAM_CFG_DBW_32)
Dave Liu19b247e2008-01-11 18:48:24 +0800152 /* 0x43080000 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200153#define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000 /* 1 posted refresh */
Joe Hershberger496f7722011-10-11 23:57:11 -0500154#define CONFIG_SYS_DDR_MODE ((0x0448 << SDRAM_MODE_ESD_SHIFT) \
155 | (0x0232 << SDRAM_MODE_SD_SHIFT))
Dave Liu19b247e2008-01-11 18:48:24 +0800156 /* ODT 150ohm CL=3, AL=1 on SDRAM */
Joe Hershberger496f7722011-10-11 23:57:11 -0500157#define CONFIG_SYS_DDR_MODE2 0x00000000
Dave Liu19b247e2008-01-11 18:48:24 +0800158
159/*
160 * Memory test
161 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200162#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
163#define CONFIG_SYS_MEMTEST_START 0x00040000 /* memtest region */
164#define CONFIG_SYS_MEMTEST_END 0x00140000
Dave Liu19b247e2008-01-11 18:48:24 +0800165
166/*
167 * The reserved memory
168 */
Kevin Hao349a0152016-07-08 11:25:14 +0800169#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
Joe Hershberger496f7722011-10-11 23:57:11 -0500170#define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
Dave Liu19b247e2008-01-11 18:48:24 +0800171
172/*
173 * Initial RAM Base Address Setup
174 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200175#define CONFIG_SYS_INIT_RAM_LOCK 1
176#define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200177#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */
Joe Hershberger496f7722011-10-11 23:57:11 -0500178#define CONFIG_SYS_GBL_DATA_OFFSET \
179 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Dave Liu19b247e2008-01-11 18:48:24 +0800180
181/*
182 * Local Bus Configuration & Clock Setup
183 */
Kim Phillips328040a2009-09-25 18:19:44 -0500184#define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
185#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_2
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200186#define CONFIG_SYS_LBC_LBCR 0x00040000
Becky Brucedfe6e232010-06-17 11:37:18 -0500187#define CONFIG_FSL_ELBC 1
Dave Liu19b247e2008-01-11 18:48:24 +0800188
189/*
190 * FLASH on the Local Bus
191 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200192#define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200193#define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200194#define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
Dave Liu19b247e2008-01-11 18:48:24 +0800195
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200196#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */
Joe Hershberger496f7722011-10-11 23:57:11 -0500197#define CONFIG_SYS_FLASH_SIZE 8 /* FLASH size is 8M */
198#define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */
Dave Liu19b247e2008-01-11 18:48:24 +0800199
Joe Hershberger496f7722011-10-11 23:57:11 -0500200 /* Window base at flash base */
201#define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500202#define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_8MB)
Dave Liu19b247e2008-01-11 18:48:24 +0800203
Anton Vorontsovec821752009-11-24 20:12:12 +0300204#define CONFIG_SYS_NOR_BR_PRELIM (CONFIG_SYS_FLASH_BASE \
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500205 | BR_PS_16 /* 16 bit port */ \
206 | BR_MS_GPCM /* MSEL = GPCM */ \
207 | BR_V) /* valid */
208#define CONFIG_SYS_NOR_OR_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
209 | OR_UPM_XAM \
210 | OR_GPCM_CSNT \
211 | OR_GPCM_ACS_DIV2 \
212 | OR_GPCM_XACS \
213 | OR_GPCM_SCY_15 \
214 | OR_GPCM_TRLX_SET \
215 | OR_GPCM_EHTR_SET \
216 | OR_GPCM_EAD)
Dave Liu19b247e2008-01-11 18:48:24 +0800217
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200218#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
Joe Hershberger496f7722011-10-11 23:57:11 -0500219/* 127 64KB sectors and 8 8KB top sectors per device */
220#define CONFIG_SYS_MAX_FLASH_SECT 135
Dave Liu19b247e2008-01-11 18:48:24 +0800221
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200222#undef CONFIG_SYS_FLASH_CHECKSUM
223#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
224#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Dave Liu19b247e2008-01-11 18:48:24 +0800225
226/*
227 * NAND Flash on the Local Bus
228 */
Anton Vorontsovec821752009-11-24 20:12:12 +0300229
230#ifdef CONFIG_NAND_SPL
231#define CONFIG_SYS_NAND_BASE 0xFFF00000
232#else
233#define CONFIG_SYS_NAND_BASE 0xE0600000
234#endif
235
Scott Wood3f53f1a2010-08-30 18:04:52 -0500236#define CONFIG_MTD_DEVICE
237#define CONFIG_MTD_PARTITION
Scott Wood3f53f1a2010-08-30 18:04:52 -0500238#define MTDIDS_DEFAULT "nand0=e0600000.flash"
Joe Hershberger496f7722011-10-11 23:57:11 -0500239#define MTDPARTS_DEFAULT \
Kevin Hao9c747962016-07-08 11:25:15 +0800240 "mtdparts=e0600000.flash:512k(uboot),128k(env),6m@1m(kernel),-(fs)"
Scott Wood3f53f1a2010-08-30 18:04:52 -0500241
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200242#define CONFIG_SYS_MAX_NAND_DEVICE 1
Dave Liu5e6b5342008-11-04 14:55:06 +0800243#define CONFIG_NAND_FSL_ELBC 1
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500244#define CONFIG_SYS_NAND_BLOCK_SIZE 16384
245#define CONFIG_SYS_NAND_WINDOW_SIZE (32 * 1024) /* 0x00008000 */
Dave Liu19b247e2008-01-11 18:48:24 +0800246
Anton Vorontsovec821752009-11-24 20:12:12 +0300247#define CONFIG_SYS_NAND_U_BOOT_SIZE (512 << 10)
248#define CONFIG_SYS_NAND_U_BOOT_DST 0x00100000
249#define CONFIG_SYS_NAND_U_BOOT_START 0x00100100
250#define CONFIG_SYS_NAND_U_BOOT_OFFS 16384
251#define CONFIG_SYS_NAND_U_BOOT_RELOC 0x00010000
252
253#define CONFIG_SYS_NAND_BR_PRELIM (CONFIG_SYS_NAND_BASE \
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500254 | BR_DECC_CHK_GEN /* Use HW ECC */ \
Joe Hershberger496f7722011-10-11 23:57:11 -0500255 | BR_PS_8 /* 8 bit port */ \
Dave Liu19b247e2008-01-11 18:48:24 +0800256 | BR_MS_FCM /* MSEL = FCM */ \
Joe Hershberger496f7722011-10-11 23:57:11 -0500257 | BR_V) /* valid */
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500258#define CONFIG_SYS_NAND_OR_PRELIM \
259 (P2SZ_TO_AM(CONFIG_SYS_NAND_WINDOW_SIZE) \
Dave Liu19b247e2008-01-11 18:48:24 +0800260 | OR_FCM_CSCT \
261 | OR_FCM_CST \
262 | OR_FCM_CHT \
263 | OR_FCM_SCY_1 \
264 | OR_FCM_TRLX \
Joe Hershberger496f7722011-10-11 23:57:11 -0500265 | OR_FCM_EHTR)
Dave Liu19b247e2008-01-11 18:48:24 +0800266 /* 0xFFFF8396 */
267
Anton Vorontsovec821752009-11-24 20:12:12 +0300268#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NOR_BR_PRELIM
269#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NOR_OR_PRELIM
270#define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NAND_BR_PRELIM
271#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NAND_OR_PRELIM
Anton Vorontsovec821752009-11-24 20:12:12 +0300272
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200273#define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_NAND_BASE
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500274#define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_32KB)
Dave Liu19b247e2008-01-11 18:48:24 +0800275
Anton Vorontsovec821752009-11-24 20:12:12 +0300276#define CONFIG_SYS_NAND_LBLAWBAR_PRELIM CONFIG_SYS_LBLAWBAR1_PRELIM
277#define CONFIG_SYS_NAND_LBLAWAR_PRELIM CONFIG_SYS_LBLAWAR1_PRELIM
278
279#if CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE && \
280 !defined(CONFIG_NAND_SPL)
281#define CONFIG_SYS_RAMBOOT
282#else
283#undef CONFIG_SYS_RAMBOOT
284#endif
285
Dave Liu19b247e2008-01-11 18:48:24 +0800286/*
287 * Serial Port
288 */
289#define CONFIG_CONS_INDEX 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200290#define CONFIG_SYS_NS16550_SERIAL
291#define CONFIG_SYS_NS16550_REG_SIZE 1
Anton Vorontsovec821752009-11-24 20:12:12 +0300292#define CONFIG_SYS_NS16550_CLK (CONFIG_83XX_CLKIN * 2)
Dave Liu19b247e2008-01-11 18:48:24 +0800293
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200294#define CONFIG_SYS_BAUDRATE_TABLE \
Joe Hershberger496f7722011-10-11 23:57:11 -0500295 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
Dave Liu19b247e2008-01-11 18:48:24 +0800296
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200297#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
298#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
Dave Liu19b247e2008-01-11 18:48:24 +0800299
Dave Liu19b247e2008-01-11 18:48:24 +0800300/* I2C */
Heiko Schocherf2850742012-10-24 13:48:22 +0200301#define CONFIG_SYS_I2C
302#define CONFIG_SYS_I2C_FSL
303#define CONFIG_SYS_FSL_I2C_SPEED 400000
304#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
305#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
306#define CONFIG_SYS_I2C_NOPROBES { {0, 0x51} }
Dave Liu19b247e2008-01-11 18:48:24 +0800307
308/*
309 * Board info - revision and where boot from
310 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200311#define CONFIG_SYS_I2C_PCF8574A_ADDR 0x39
Dave Liu19b247e2008-01-11 18:48:24 +0800312
313/*
314 * Config on-board RTC
315 */
316#define CONFIG_RTC_DS1337 /* ds1339 on board, use ds1337 rtc via i2c */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200317#define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
Dave Liu19b247e2008-01-11 18:48:24 +0800318
319/*
320 * General PCI
321 * Addresses are mapped 1-1.
322 */
Joe Hershberger496f7722011-10-11 23:57:11 -0500323#define CONFIG_SYS_PCI_MEM_BASE 0x80000000
324#define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BASE
325#define CONFIG_SYS_PCI_MEM_SIZE 0x10000000 /* 256M */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200326#define CONFIG_SYS_PCI_MMIO_BASE 0x90000000
327#define CONFIG_SYS_PCI_MMIO_PHYS CONFIG_SYS_PCI_MMIO_BASE
328#define CONFIG_SYS_PCI_MMIO_SIZE 0x10000000 /* 256M */
329#define CONFIG_SYS_PCI_IO_BASE 0x00000000
330#define CONFIG_SYS_PCI_IO_PHYS 0xE0300000
331#define CONFIG_SYS_PCI_IO_SIZE 0x100000 /* 1M */
Dave Liu19b247e2008-01-11 18:48:24 +0800332
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200333#define CONFIG_SYS_PCI_SLV_MEM_LOCAL CONFIG_SYS_SDRAM_BASE
334#define CONFIG_SYS_PCI_SLV_MEM_BUS 0x00000000
335#define CONFIG_SYS_PCI_SLV_MEM_SIZE 0x80000000
Dave Liu19b247e2008-01-11 18:48:24 +0800336
Anton Vorontsov0db0be22009-01-08 04:26:17 +0300337#define CONFIG_SYS_PCIE1_BASE 0xA0000000
338#define CONFIG_SYS_PCIE1_MEM_BASE 0xA0000000
339#define CONFIG_SYS_PCIE1_MEM_PHYS 0xA0000000
340#define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000
341#define CONFIG_SYS_PCIE1_CFG_BASE 0xB0000000
342#define CONFIG_SYS_PCIE1_CFG_SIZE 0x01000000
343#define CONFIG_SYS_PCIE1_IO_BASE 0x00000000
344#define CONFIG_SYS_PCIE1_IO_PHYS 0xB1000000
345#define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000
346
347#define CONFIG_SYS_PCIE2_BASE 0xC0000000
348#define CONFIG_SYS_PCIE2_MEM_BASE 0xC0000000
349#define CONFIG_SYS_PCIE2_MEM_PHYS 0xC0000000
350#define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000
351#define CONFIG_SYS_PCIE2_CFG_BASE 0xD0000000
352#define CONFIG_SYS_PCIE2_CFG_SIZE 0x01000000
353#define CONFIG_SYS_PCIE2_IO_BASE 0x00000000
354#define CONFIG_SYS_PCIE2_IO_PHYS 0xD1000000
355#define CONFIG_SYS_PCIE2_IO_SIZE 0x00800000
356
Gabor Juhosb4458732013-05-30 07:06:12 +0000357#define CONFIG_PCI_INDIRECT_BRIDGE
Kim Phillipsf1384292009-07-23 14:09:38 -0500358#define CONFIG_PCIE
Dave Liu19b247e2008-01-11 18:48:24 +0800359
Dave Liu19b247e2008-01-11 18:48:24 +0800360#define CONFIG_EEPRO100
361#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200362#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
Dave Liu19b247e2008-01-11 18:48:24 +0800363
Anton Vorontsov13c16a12008-07-08 21:00:04 +0400364#define CONFIG_HAS_FSL_DR_USB
Vivek Mahajanb8431f62009-05-25 17:23:17 +0530365#define CONFIG_SYS_SCCR_USBDRCM 3
366
Vivek Mahajanb8431f62009-05-25 17:23:17 +0530367#define CONFIG_USB_EHCI_FSL
Joe Hershberger496f7722011-10-11 23:57:11 -0500368#define CONFIG_USB_PHY_TYPE "utmi"
Vivek Mahajanb8431f62009-05-25 17:23:17 +0530369#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
Anton Vorontsov13c16a12008-07-08 21:00:04 +0400370
Dave Liu19b247e2008-01-11 18:48:24 +0800371/*
372 * TSEC
373 */
374#define CONFIG_TSEC_ENET /* TSEC ethernet support */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200375#define CONFIG_SYS_TSEC1_OFFSET 0x24000
Joe Hershberger496f7722011-10-11 23:57:11 -0500376#define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200377#define CONFIG_SYS_TSEC2_OFFSET 0x25000
Joe Hershberger496f7722011-10-11 23:57:11 -0500378#define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET)
Dave Liu19b247e2008-01-11 18:48:24 +0800379
380/*
381 * TSEC ethernet configuration
382 */
383#define CONFIG_MII 1 /* MII PHY management */
384#define CONFIG_TSEC1 1
385#define CONFIG_TSEC1_NAME "eTSEC0"
386#define CONFIG_TSEC2 1
387#define CONFIG_TSEC2_NAME "eTSEC1"
388#define TSEC1_PHY_ADDR 0
389#define TSEC2_PHY_ADDR 1
390#define TSEC1_PHYIDX 0
391#define TSEC2_PHYIDX 0
392#define TSEC1_FLAGS TSEC_GIGABIT
393#define TSEC2_FLAGS TSEC_GIGABIT
394
395/* Options are: eTSEC[0-1] */
396#define CONFIG_ETHPRIME "eTSEC1"
397
398/*
Kim Phillips0daba0e2008-03-28 14:31:23 -0500399 * SATA
400 */
401#define CONFIG_LIBATA
402#define CONFIG_FSL_SATA
403
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200404#define CONFIG_SYS_SATA_MAX_DEVICE 2
Kim Phillips0daba0e2008-03-28 14:31:23 -0500405#define CONFIG_SATA1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200406#define CONFIG_SYS_SATA1_OFFSET 0x18000
Joe Hershberger496f7722011-10-11 23:57:11 -0500407#define CONFIG_SYS_SATA1 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA1_OFFSET)
408#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
Kim Phillips0daba0e2008-03-28 14:31:23 -0500409#define CONFIG_SATA2
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200410#define CONFIG_SYS_SATA2_OFFSET 0x19000
Joe Hershberger496f7722011-10-11 23:57:11 -0500411#define CONFIG_SYS_SATA2 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA2_OFFSET)
412#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
Kim Phillips0daba0e2008-03-28 14:31:23 -0500413
414#ifdef CONFIG_FSL_SATA
415#define CONFIG_LBA48
Kim Phillips0daba0e2008-03-28 14:31:23 -0500416#endif
417
418/*
Dave Liu19b247e2008-01-11 18:48:24 +0800419 * Environment
420 */
Masahiro Yamada5d329a82014-06-04 10:26:51 +0900421#if !defined(CONFIG_SYS_RAMBOOT)
Joe Hershberger496f7722011-10-11 23:57:11 -0500422 #define CONFIG_ENV_ADDR \
423 (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200424 #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K(one sector) for env */
425 #define CONFIG_ENV_SIZE 0x2000
Dave Liu19b247e2008-01-11 18:48:24 +0800426#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200427 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200428 #define CONFIG_ENV_SIZE 0x2000
Dave Liu19b247e2008-01-11 18:48:24 +0800429#endif
430
431#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200432#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Dave Liu19b247e2008-01-11 18:48:24 +0800433
434/*
435 * BOOTP options
436 */
437#define CONFIG_BOOTP_BOOTFILESIZE
438#define CONFIG_BOOTP_BOOTPATH
439#define CONFIG_BOOTP_GATEWAY
440#define CONFIG_BOOTP_HOSTNAME
441
442/*
443 * Command line configuration.
444 */
Dave Liu19b247e2008-01-11 18:48:24 +0800445
Dave Liu19b247e2008-01-11 18:48:24 +0800446#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
Joe Hershberger496f7722011-10-11 23:57:11 -0500447#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
Dave Liu19b247e2008-01-11 18:48:24 +0800448
449#undef CONFIG_WATCHDOG /* watchdog disabled */
450
451/*
452 * Miscellaneous configurable options
453 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200454#define CONFIG_SYS_LONGHELP /* undef to save memory */
455#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Dave Liu19b247e2008-01-11 18:48:24 +0800456
Dave Liu19b247e2008-01-11 18:48:24 +0800457/*
458 * For booting Linux, the board info and command line data
Ira W. Snyderc5a22d02010-09-10 15:42:32 -0700459 * have to be in the first 256 MB of memory, since this is
Dave Liu19b247e2008-01-11 18:48:24 +0800460 * the maximum mapped by the Linux kernel during initialization.
461 */
Joe Hershberger496f7722011-10-11 23:57:11 -0500462#define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux */
Kevin Hao9c747962016-07-08 11:25:15 +0800463#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Dave Liu19b247e2008-01-11 18:48:24 +0800464
465/*
466 * Core HID Setup
467 */
Kim Phillipsf3c7cd92010-04-20 19:37:54 -0500468#define CONFIG_SYS_HID0_INIT 0x000000000
469#define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \
470 HID0_ENABLE_INSTRUCTION_CACHE | \
Dave Liu19b247e2008-01-11 18:48:24 +0800471 HID0_ENABLE_DYNAMIC_POWER_MANAGMENT)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200472#define CONFIG_SYS_HID2 HID2_HBE
Dave Liu19b247e2008-01-11 18:48:24 +0800473
474/*
475 * MMU Setup
476 */
Becky Bruce03ea1be2008-05-08 19:02:12 -0500477#define CONFIG_HIGH_BATS 1 /* High BATs supported */
Dave Liu19b247e2008-01-11 18:48:24 +0800478
479/* DDR: cache cacheable */
Joe Hershberger496f7722011-10-11 23:57:11 -0500480#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500481 | BATL_PP_RW \
Joe Hershberger496f7722011-10-11 23:57:11 -0500482 | BATL_MEMCOHERENCE)
483#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \
484 | BATU_BL_128M \
485 | BATU_VS \
486 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200487#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
488#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
Dave Liu19b247e2008-01-11 18:48:24 +0800489
490/* IMMRBAR, PCI IO and NAND: cache-inhibit and guarded */
Joe Hershberger496f7722011-10-11 23:57:11 -0500491#define CONFIG_SYS_IBAT1L (CONFIG_SYS_IMMR \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500492 | BATL_PP_RW \
Joe Hershberger496f7722011-10-11 23:57:11 -0500493 | BATL_CACHEINHIBIT \
494 | BATL_GUARDEDSTORAGE)
495#define CONFIG_SYS_IBAT1U (CONFIG_SYS_IMMR \
496 | BATU_BL_8M \
497 | BATU_VS \
498 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200499#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
500#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
Dave Liu19b247e2008-01-11 18:48:24 +0800501
502/* FLASH: icache cacheable, but dcache-inhibit and guarded */
Joe Hershberger496f7722011-10-11 23:57:11 -0500503#define CONFIG_SYS_IBAT2L (CONFIG_SYS_FLASH_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500504 | BATL_PP_RW \
Joe Hershberger496f7722011-10-11 23:57:11 -0500505 | BATL_MEMCOHERENCE)
506#define CONFIG_SYS_IBAT2U (CONFIG_SYS_FLASH_BASE \
507 | BATU_BL_32M \
508 | BATU_VS \
509 | BATU_VP)
510#define CONFIG_SYS_DBAT2L (CONFIG_SYS_FLASH_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500511 | BATL_PP_RW \
Joe Hershberger496f7722011-10-11 23:57:11 -0500512 | BATL_CACHEINHIBIT \
513 | BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200514#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
Dave Liu19b247e2008-01-11 18:48:24 +0800515
516/* Stack in dcache: cacheable, no memory coherence */
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500517#define CONFIG_SYS_IBAT3L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW)
Joe Hershberger496f7722011-10-11 23:57:11 -0500518#define CONFIG_SYS_IBAT3U (CONFIG_SYS_INIT_RAM_ADDR \
519 | BATU_BL_128K \
520 | BATU_VS \
521 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200522#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
523#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
Dave Liu19b247e2008-01-11 18:48:24 +0800524
525/* PCI MEM space: cacheable */
Joe Hershberger496f7722011-10-11 23:57:11 -0500526#define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI_MEM_PHYS \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500527 | BATL_PP_RW \
Joe Hershberger496f7722011-10-11 23:57:11 -0500528 | BATL_MEMCOHERENCE)
529#define CONFIG_SYS_IBAT4U (CONFIG_SYS_PCI_MEM_PHYS \
530 | BATU_BL_256M \
531 | BATU_VS \
532 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200533#define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
534#define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
Dave Liu19b247e2008-01-11 18:48:24 +0800535
536/* PCI MMIO space: cache-inhibit and guarded */
Joe Hershberger496f7722011-10-11 23:57:11 -0500537#define CONFIG_SYS_IBAT5L (CONFIG_SYS_PCI_MMIO_PHYS \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500538 | BATL_PP_RW \
Joe Hershberger496f7722011-10-11 23:57:11 -0500539 | BATL_CACHEINHIBIT \
540 | BATL_GUARDEDSTORAGE)
541#define CONFIG_SYS_IBAT5U (CONFIG_SYS_PCI_MMIO_PHYS \
542 | BATU_BL_256M \
543 | BATU_VS \
544 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200545#define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
546#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
Dave Liu19b247e2008-01-11 18:48:24 +0800547
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200548#define CONFIG_SYS_IBAT6L 0
549#define CONFIG_SYS_IBAT6U 0
550#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
551#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
Dave Liu19b247e2008-01-11 18:48:24 +0800552
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200553#define CONFIG_SYS_IBAT7L 0
554#define CONFIG_SYS_IBAT7U 0
555#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
556#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
Dave Liu19b247e2008-01-11 18:48:24 +0800557
Dave Liu19b247e2008-01-11 18:48:24 +0800558#if defined(CONFIG_CMD_KGDB)
559#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
Dave Liu19b247e2008-01-11 18:48:24 +0800560#endif
561
562/*
563 * Environment Configuration
564 */
565
566#define CONFIG_ENV_OVERWRITE
567
568#if defined(CONFIG_TSEC_ENET)
569#define CONFIG_HAS_ETH0
Dave Liu19b247e2008-01-11 18:48:24 +0800570#define CONFIG_HAS_ETH1
Dave Liu19b247e2008-01-11 18:48:24 +0800571#endif
572
Kim Phillipsfd3a3fc2009-08-21 16:34:38 -0500573#define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */
Dave Liu19b247e2008-01-11 18:48:24 +0800574
Dave Liu19b247e2008-01-11 18:48:24 +0800575#define CONFIG_EXTRA_ENV_SETTINGS \
Joe Hershberger496f7722011-10-11 23:57:11 -0500576 "netdev=eth0\0" \
577 "consoledev=ttyS0\0" \
578 "ramdiskaddr=1000000\0" \
579 "ramdiskfile=ramfs.83xx\0" \
580 "fdtaddr=780000\0" \
581 "fdtfile=mpc8315erdb.dtb\0" \
582 "usb_phy_type=utmi\0" \
583 ""
Dave Liu19b247e2008-01-11 18:48:24 +0800584
585#define CONFIG_NFSBOOTCOMMAND \
Joe Hershberger496f7722011-10-11 23:57:11 -0500586 "setenv bootargs root=/dev/nfs rw " \
587 "nfsroot=$serverip:$rootpath " \
588 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \
589 "$netdev:off " \
590 "console=$consoledev,$baudrate $othbootargs;" \
591 "tftp $loadaddr $bootfile;" \
592 "tftp $fdtaddr $fdtfile;" \
593 "bootm $loadaddr - $fdtaddr"
Dave Liu19b247e2008-01-11 18:48:24 +0800594
595#define CONFIG_RAMBOOTCOMMAND \
Joe Hershberger496f7722011-10-11 23:57:11 -0500596 "setenv bootargs root=/dev/ram rw " \
597 "console=$consoledev,$baudrate $othbootargs;" \
598 "tftp $ramdiskaddr $ramdiskfile;" \
599 "tftp $loadaddr $bootfile;" \
600 "tftp $fdtaddr $fdtfile;" \
601 "bootm $loadaddr $ramdiskaddr $fdtaddr"
Dave Liu19b247e2008-01-11 18:48:24 +0800602
Dave Liu19b247e2008-01-11 18:48:24 +0800603#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
604
605#endif /* __CONFIG_H */