blob: 23a2e34ce729b2692c196409be1891c89acf8113 [file] [log] [blame]
Dave Liu19b247e2008-01-11 18:48:24 +08001/*
Scott Wood3f53f1a2010-08-30 18:04:52 -05002 * Copyright (C) 2007-2010 Freescale Semiconductor, Inc.
Dave Liu19b247e2008-01-11 18:48:24 +08003 *
4 * Dave Liu <daveliu@freescale.com>
5 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02006 * SPDX-License-Identifier: GPL-2.0+
Dave Liu19b247e2008-01-11 18:48:24 +08007 */
8
9#ifndef __CONFIG_H
10#define __CONFIG_H
11
Kim Phillipsd2f66b82015-03-17 12:00:45 -050012#define CONFIG_DISPLAY_BOARDINFO
13
Scott Woodf60c06e2010-11-24 13:28:40 +000014#define CONFIG_SYS_NAND_U_BOOT_SIZE (512 << 10)
15#define CONFIG_SYS_NAND_U_BOOT_DST 0x00100000
16#define CONFIG_SYS_NAND_U_BOOT_START 0x00100100
17#define CONFIG_SYS_NAND_U_BOOT_OFFS 16384
18#define CONFIG_SYS_NAND_U_BOOT_RELOC 0x00010000
19
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020020#ifndef CONFIG_SYS_TEXT_BASE
21#define CONFIG_SYS_TEXT_BASE 0xFE000000
Anton Vorontsovec821752009-11-24 20:12:12 +030022#endif
23
Scott Woodf60c06e2010-11-24 13:28:40 +000024#ifndef CONFIG_SYS_MONITOR_BASE
25#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
26#endif
27
Dave Liu19b247e2008-01-11 18:48:24 +080028/*
29 * High Level Configuration Options
30 */
31#define CONFIG_E300 1 /* E300 family */
Peter Tyser72f2d392009-05-22 17:23:25 -050032#define CONFIG_MPC831x 1 /* MPC831x CPU family */
Dave Liu19b247e2008-01-11 18:48:24 +080033#define CONFIG_MPC8315 1 /* MPC8315 CPU specific */
34#define CONFIG_MPC8315ERDB 1 /* MPC8315ERDB board specific */
35
36/*
37 * System Clock Setup
38 */
39#define CONFIG_83XX_CLKIN 66666667 /* in Hz */
40#define CONFIG_SYS_CLK_FREQ CONFIG_83XX_CLKIN
41
42/*
43 * Hardware Reset Configuration Word
44 * if CLKIN is 66.66MHz, then
45 * CSB = 133MHz, CORE = 400MHz, DDRC = 266MHz, LBC = 133MHz
46 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020047#define CONFIG_SYS_HRCW_LOW (\
Dave Liu19b247e2008-01-11 18:48:24 +080048 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
49 HRCWL_DDR_TO_SCB_CLK_2X1 |\
50 HRCWL_SVCOD_DIV_2 |\
51 HRCWL_CSB_TO_CLKIN_2X1 |\
52 HRCWL_CORE_TO_CSB_3X1)
Anton Vorontsovec821752009-11-24 20:12:12 +030053#define CONFIG_SYS_HRCW_HIGH_BASE (\
Dave Liu19b247e2008-01-11 18:48:24 +080054 HRCWH_PCI_HOST |\
55 HRCWH_PCI1_ARBITER_ENABLE |\
56 HRCWH_CORE_ENABLE |\
Dave Liu19b247e2008-01-11 18:48:24 +080057 HRCWH_BOOTSEQ_DISABLE |\
58 HRCWH_SW_WATCHDOG_DISABLE |\
Dave Liu19b247e2008-01-11 18:48:24 +080059 HRCWH_TSEC1M_IN_RGMII |\
60 HRCWH_TSEC2M_IN_RGMII |\
61 HRCWH_BIG_ENDIAN |\
62 HRCWH_LALE_NORMAL)
63
Anton Vorontsovec821752009-11-24 20:12:12 +030064#ifdef CONFIG_NAND_SPL
65#define CONFIG_SYS_HRCW_HIGH (CONFIG_SYS_HRCW_HIGH_BASE |\
66 HRCWH_FROM_0XFFF00100 |\
67 HRCWH_ROM_LOC_NAND_SP_8BIT |\
68 HRCWH_RL_EXT_NAND)
69#else
70#define CONFIG_SYS_HRCW_HIGH (CONFIG_SYS_HRCW_HIGH_BASE |\
71 HRCWH_FROM_0X00000100 |\
72 HRCWH_ROM_LOC_LOCAL_16BIT |\
73 HRCWH_RL_EXT_LEGACY)
74#endif
75
Dave Liu19b247e2008-01-11 18:48:24 +080076/*
77 * System IO Config
78 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020079#define CONFIG_SYS_SICRH 0x00000000
80#define CONFIG_SYS_SICRL 0x00000000 /* 3.3V, no delay */
Dave Liu19b247e2008-01-11 18:48:24 +080081
82#define CONFIG_BOARD_EARLY_INIT_F /* call board_pre_init */
Anton Vorontsovd398b7e2009-06-10 00:25:36 +040083#define CONFIG_HWCONFIG
Dave Liu19b247e2008-01-11 18:48:24 +080084
85/*
86 * IMMR new address
87 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020088#define CONFIG_SYS_IMMR 0xE0000000
Dave Liu19b247e2008-01-11 18:48:24 +080089
90/*
91 * Arbiter Setup
92 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020093#define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth is 4 */
Joe Hershberger496f7722011-10-11 23:57:11 -050094#define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count is 4 */
95#define CONFIG_SYS_SPCR_TSECEP 3 /* eTSEC emergency priority is highest */
Dave Liu19b247e2008-01-11 18:48:24 +080096
97/*
98 * DDR Setup
99 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200100#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */
101#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
102#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
103#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
Joe Hershberger496f7722011-10-11 23:57:11 -0500104#define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_EN \
Dave Liu19b247e2008-01-11 18:48:24 +0800105 | DDRCDR_PZ_LOZ \
106 | DDRCDR_NZ_LOZ \
107 | DDRCDR_ODT \
Joe Hershberger496f7722011-10-11 23:57:11 -0500108 | DDRCDR_Q_DRN)
Dave Liu19b247e2008-01-11 18:48:24 +0800109 /* 0x7b880001 */
110/*
111 * Manually set up DDR parameters
112 * consist of two chips HY5PS12621BFP-C4 from HYNIX
113 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200114#define CONFIG_SYS_DDR_SIZE 128 /* MB */
115#define CONFIG_SYS_DDR_CS0_BNDS 0x00000007
Joe Hershberger496f7722011-10-11 23:57:11 -0500116#define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
Joe Hershbergercc03b802011-10-11 23:57:29 -0500117 | CSCONFIG_ODT_RD_NEVER \
118 | CSCONFIG_ODT_WR_ONLY_CURRENT \
Joe Hershberger496f7722011-10-11 23:57:11 -0500119 | CSCONFIG_ROW_BIT_13 \
120 | CSCONFIG_COL_BIT_10)
Dave Liu19b247e2008-01-11 18:48:24 +0800121 /* 0x80010102 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200122#define CONFIG_SYS_DDR_TIMING_3 0x00000000
Joe Hershberger496f7722011-10-11 23:57:11 -0500123#define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
124 | (0 << TIMING_CFG0_WRT_SHIFT) \
125 | (0 << TIMING_CFG0_RRT_SHIFT) \
126 | (0 << TIMING_CFG0_WWT_SHIFT) \
127 | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
128 | (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
129 | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
130 | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
Dave Liu19b247e2008-01-11 18:48:24 +0800131 /* 0x00220802 */
Joe Hershberger496f7722011-10-11 23:57:11 -0500132#define CONFIG_SYS_DDR_TIMING_1 ((2 << TIMING_CFG1_PRETOACT_SHIFT) \
133 | (7 << TIMING_CFG1_ACTTOPRE_SHIFT) \
134 | (2 << TIMING_CFG1_ACTTORW_SHIFT) \
135 | (5 << TIMING_CFG1_CASLAT_SHIFT) \
136 | (6 << TIMING_CFG1_REFREC_SHIFT) \
137 | (2 << TIMING_CFG1_WRREC_SHIFT) \
138 | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
139 | (2 << TIMING_CFG1_WRTORD_SHIFT))
Howard Gregoryf2d4bef2008-11-04 14:55:33 +0800140 /* 0x27256222 */
Joe Hershberger496f7722011-10-11 23:57:11 -0500141#define CONFIG_SYS_DDR_TIMING_2 ((1 << TIMING_CFG2_ADD_LAT_SHIFT) \
142 | (4 << TIMING_CFG2_CPO_SHIFT) \
143 | (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
144 | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
145 | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
146 | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
147 | (5 << TIMING_CFG2_FOUR_ACT_SHIFT))
Howard Gregoryf2d4bef2008-11-04 14:55:33 +0800148 /* 0x121048c5 */
Joe Hershberger496f7722011-10-11 23:57:11 -0500149#define CONFIG_SYS_DDR_INTERVAL ((0x0360 << SDRAM_INTERVAL_REFINT_SHIFT) \
150 | (0x0100 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
Dave Liu19b247e2008-01-11 18:48:24 +0800151 /* 0x03600100 */
Joe Hershberger496f7722011-10-11 23:57:11 -0500152#define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SREN \
Dave Liu19b247e2008-01-11 18:48:24 +0800153 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
Joe Hershbergercc03b802011-10-11 23:57:29 -0500154 | SDRAM_CFG_DBW_32)
Dave Liu19b247e2008-01-11 18:48:24 +0800155 /* 0x43080000 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200156#define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000 /* 1 posted refresh */
Joe Hershberger496f7722011-10-11 23:57:11 -0500157#define CONFIG_SYS_DDR_MODE ((0x0448 << SDRAM_MODE_ESD_SHIFT) \
158 | (0x0232 << SDRAM_MODE_SD_SHIFT))
Dave Liu19b247e2008-01-11 18:48:24 +0800159 /* ODT 150ohm CL=3, AL=1 on SDRAM */
Joe Hershberger496f7722011-10-11 23:57:11 -0500160#define CONFIG_SYS_DDR_MODE2 0x00000000
Dave Liu19b247e2008-01-11 18:48:24 +0800161
162/*
163 * Memory test
164 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200165#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
166#define CONFIG_SYS_MEMTEST_START 0x00040000 /* memtest region */
167#define CONFIG_SYS_MEMTEST_END 0x00140000
Dave Liu19b247e2008-01-11 18:48:24 +0800168
169/*
170 * The reserved memory
171 */
Kevin Hao349a0152016-07-08 11:25:14 +0800172#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
Joe Hershberger496f7722011-10-11 23:57:11 -0500173#define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
Dave Liu19b247e2008-01-11 18:48:24 +0800174
175/*
176 * Initial RAM Base Address Setup
177 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200178#define CONFIG_SYS_INIT_RAM_LOCK 1
179#define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200180#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */
Joe Hershberger496f7722011-10-11 23:57:11 -0500181#define CONFIG_SYS_GBL_DATA_OFFSET \
182 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Dave Liu19b247e2008-01-11 18:48:24 +0800183
184/*
185 * Local Bus Configuration & Clock Setup
186 */
Kim Phillips328040a2009-09-25 18:19:44 -0500187#define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
188#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_2
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200189#define CONFIG_SYS_LBC_LBCR 0x00040000
Becky Brucedfe6e232010-06-17 11:37:18 -0500190#define CONFIG_FSL_ELBC 1
Dave Liu19b247e2008-01-11 18:48:24 +0800191
192/*
193 * FLASH on the Local Bus
194 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200195#define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200196#define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200197#define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
Dave Liu19b247e2008-01-11 18:48:24 +0800198
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200199#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */
Joe Hershberger496f7722011-10-11 23:57:11 -0500200#define CONFIG_SYS_FLASH_SIZE 8 /* FLASH size is 8M */
201#define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */
Dave Liu19b247e2008-01-11 18:48:24 +0800202
Joe Hershberger496f7722011-10-11 23:57:11 -0500203 /* Window base at flash base */
204#define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500205#define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_8MB)
Dave Liu19b247e2008-01-11 18:48:24 +0800206
Anton Vorontsovec821752009-11-24 20:12:12 +0300207#define CONFIG_SYS_NOR_BR_PRELIM (CONFIG_SYS_FLASH_BASE \
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500208 | BR_PS_16 /* 16 bit port */ \
209 | BR_MS_GPCM /* MSEL = GPCM */ \
210 | BR_V) /* valid */
211#define CONFIG_SYS_NOR_OR_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
212 | OR_UPM_XAM \
213 | OR_GPCM_CSNT \
214 | OR_GPCM_ACS_DIV2 \
215 | OR_GPCM_XACS \
216 | OR_GPCM_SCY_15 \
217 | OR_GPCM_TRLX_SET \
218 | OR_GPCM_EHTR_SET \
219 | OR_GPCM_EAD)
Dave Liu19b247e2008-01-11 18:48:24 +0800220
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200221#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
Joe Hershberger496f7722011-10-11 23:57:11 -0500222/* 127 64KB sectors and 8 8KB top sectors per device */
223#define CONFIG_SYS_MAX_FLASH_SECT 135
Dave Liu19b247e2008-01-11 18:48:24 +0800224
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200225#undef CONFIG_SYS_FLASH_CHECKSUM
226#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
227#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Dave Liu19b247e2008-01-11 18:48:24 +0800228
229/*
230 * NAND Flash on the Local Bus
231 */
Anton Vorontsovec821752009-11-24 20:12:12 +0300232
233#ifdef CONFIG_NAND_SPL
234#define CONFIG_SYS_NAND_BASE 0xFFF00000
235#else
236#define CONFIG_SYS_NAND_BASE 0xE0600000
237#endif
238
Scott Wood3f53f1a2010-08-30 18:04:52 -0500239#define CONFIG_MTD_DEVICE
240#define CONFIG_MTD_PARTITION
241#define CONFIG_CMD_MTDPARTS
242#define MTDIDS_DEFAULT "nand0=e0600000.flash"
Joe Hershberger496f7722011-10-11 23:57:11 -0500243#define MTDPARTS_DEFAULT \
Kevin Hao9c747962016-07-08 11:25:15 +0800244 "mtdparts=e0600000.flash:512k(uboot),128k(env),6m@1m(kernel),-(fs)"
Scott Wood3f53f1a2010-08-30 18:04:52 -0500245
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200246#define CONFIG_SYS_MAX_NAND_DEVICE 1
Dave Liu5e6b5342008-11-04 14:55:06 +0800247#define CONFIG_CMD_NAND 1
248#define CONFIG_NAND_FSL_ELBC 1
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500249#define CONFIG_SYS_NAND_BLOCK_SIZE 16384
250#define CONFIG_SYS_NAND_WINDOW_SIZE (32 * 1024) /* 0x00008000 */
Dave Liu19b247e2008-01-11 18:48:24 +0800251
Anton Vorontsovec821752009-11-24 20:12:12 +0300252#define CONFIG_SYS_NAND_U_BOOT_SIZE (512 << 10)
253#define CONFIG_SYS_NAND_U_BOOT_DST 0x00100000
254#define CONFIG_SYS_NAND_U_BOOT_START 0x00100100
255#define CONFIG_SYS_NAND_U_BOOT_OFFS 16384
256#define CONFIG_SYS_NAND_U_BOOT_RELOC 0x00010000
257
258#define CONFIG_SYS_NAND_BR_PRELIM (CONFIG_SYS_NAND_BASE \
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500259 | BR_DECC_CHK_GEN /* Use HW ECC */ \
Joe Hershberger496f7722011-10-11 23:57:11 -0500260 | BR_PS_8 /* 8 bit port */ \
Dave Liu19b247e2008-01-11 18:48:24 +0800261 | BR_MS_FCM /* MSEL = FCM */ \
Joe Hershberger496f7722011-10-11 23:57:11 -0500262 | BR_V) /* valid */
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500263#define CONFIG_SYS_NAND_OR_PRELIM \
264 (P2SZ_TO_AM(CONFIG_SYS_NAND_WINDOW_SIZE) \
Dave Liu19b247e2008-01-11 18:48:24 +0800265 | OR_FCM_CSCT \
266 | OR_FCM_CST \
267 | OR_FCM_CHT \
268 | OR_FCM_SCY_1 \
269 | OR_FCM_TRLX \
Joe Hershberger496f7722011-10-11 23:57:11 -0500270 | OR_FCM_EHTR)
Dave Liu19b247e2008-01-11 18:48:24 +0800271 /* 0xFFFF8396 */
272
Anton Vorontsovec821752009-11-24 20:12:12 +0300273#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NOR_BR_PRELIM
274#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NOR_OR_PRELIM
275#define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NAND_BR_PRELIM
276#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NAND_OR_PRELIM
Anton Vorontsovec821752009-11-24 20:12:12 +0300277
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200278#define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_NAND_BASE
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500279#define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_32KB)
Dave Liu19b247e2008-01-11 18:48:24 +0800280
Anton Vorontsovec821752009-11-24 20:12:12 +0300281#define CONFIG_SYS_NAND_LBLAWBAR_PRELIM CONFIG_SYS_LBLAWBAR1_PRELIM
282#define CONFIG_SYS_NAND_LBLAWAR_PRELIM CONFIG_SYS_LBLAWAR1_PRELIM
283
284#if CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE && \
285 !defined(CONFIG_NAND_SPL)
286#define CONFIG_SYS_RAMBOOT
287#else
288#undef CONFIG_SYS_RAMBOOT
289#endif
290
Dave Liu19b247e2008-01-11 18:48:24 +0800291/*
292 * Serial Port
293 */
294#define CONFIG_CONS_INDEX 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200295#define CONFIG_SYS_NS16550_SERIAL
296#define CONFIG_SYS_NS16550_REG_SIZE 1
Anton Vorontsovec821752009-11-24 20:12:12 +0300297#define CONFIG_SYS_NS16550_CLK (CONFIG_83XX_CLKIN * 2)
Dave Liu19b247e2008-01-11 18:48:24 +0800298
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200299#define CONFIG_SYS_BAUDRATE_TABLE \
Joe Hershberger496f7722011-10-11 23:57:11 -0500300 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
Dave Liu19b247e2008-01-11 18:48:24 +0800301
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200302#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
303#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
Dave Liu19b247e2008-01-11 18:48:24 +0800304
Dave Liu19b247e2008-01-11 18:48:24 +0800305/* I2C */
Heiko Schocherf2850742012-10-24 13:48:22 +0200306#define CONFIG_SYS_I2C
307#define CONFIG_SYS_I2C_FSL
308#define CONFIG_SYS_FSL_I2C_SPEED 400000
309#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
310#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
311#define CONFIG_SYS_I2C_NOPROBES { {0, 0x51} }
Dave Liu19b247e2008-01-11 18:48:24 +0800312
313/*
314 * Board info - revision and where boot from
315 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200316#define CONFIG_SYS_I2C_PCF8574A_ADDR 0x39
Dave Liu19b247e2008-01-11 18:48:24 +0800317
318/*
319 * Config on-board RTC
320 */
321#define CONFIG_RTC_DS1337 /* ds1339 on board, use ds1337 rtc via i2c */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200322#define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
Dave Liu19b247e2008-01-11 18:48:24 +0800323
324/*
325 * General PCI
326 * Addresses are mapped 1-1.
327 */
Joe Hershberger496f7722011-10-11 23:57:11 -0500328#define CONFIG_SYS_PCI_MEM_BASE 0x80000000
329#define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BASE
330#define CONFIG_SYS_PCI_MEM_SIZE 0x10000000 /* 256M */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200331#define CONFIG_SYS_PCI_MMIO_BASE 0x90000000
332#define CONFIG_SYS_PCI_MMIO_PHYS CONFIG_SYS_PCI_MMIO_BASE
333#define CONFIG_SYS_PCI_MMIO_SIZE 0x10000000 /* 256M */
334#define CONFIG_SYS_PCI_IO_BASE 0x00000000
335#define CONFIG_SYS_PCI_IO_PHYS 0xE0300000
336#define CONFIG_SYS_PCI_IO_SIZE 0x100000 /* 1M */
Dave Liu19b247e2008-01-11 18:48:24 +0800337
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200338#define CONFIG_SYS_PCI_SLV_MEM_LOCAL CONFIG_SYS_SDRAM_BASE
339#define CONFIG_SYS_PCI_SLV_MEM_BUS 0x00000000
340#define CONFIG_SYS_PCI_SLV_MEM_SIZE 0x80000000
Dave Liu19b247e2008-01-11 18:48:24 +0800341
Anton Vorontsov0db0be22009-01-08 04:26:17 +0300342#define CONFIG_SYS_PCIE1_BASE 0xA0000000
343#define CONFIG_SYS_PCIE1_MEM_BASE 0xA0000000
344#define CONFIG_SYS_PCIE1_MEM_PHYS 0xA0000000
345#define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000
346#define CONFIG_SYS_PCIE1_CFG_BASE 0xB0000000
347#define CONFIG_SYS_PCIE1_CFG_SIZE 0x01000000
348#define CONFIG_SYS_PCIE1_IO_BASE 0x00000000
349#define CONFIG_SYS_PCIE1_IO_PHYS 0xB1000000
350#define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000
351
352#define CONFIG_SYS_PCIE2_BASE 0xC0000000
353#define CONFIG_SYS_PCIE2_MEM_BASE 0xC0000000
354#define CONFIG_SYS_PCIE2_MEM_PHYS 0xC0000000
355#define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000
356#define CONFIG_SYS_PCIE2_CFG_BASE 0xD0000000
357#define CONFIG_SYS_PCIE2_CFG_SIZE 0x01000000
358#define CONFIG_SYS_PCIE2_IO_BASE 0x00000000
359#define CONFIG_SYS_PCIE2_IO_PHYS 0xD1000000
360#define CONFIG_SYS_PCIE2_IO_SIZE 0x00800000
361
Dave Liu19b247e2008-01-11 18:48:24 +0800362#define CONFIG_PCI
Gabor Juhosb4458732013-05-30 07:06:12 +0000363#define CONFIG_PCI_INDIRECT_BRIDGE
Kim Phillipsf1384292009-07-23 14:09:38 -0500364#define CONFIG_PCIE
Dave Liu19b247e2008-01-11 18:48:24 +0800365
Dave Liu19b247e2008-01-11 18:48:24 +0800366#define CONFIG_PCI_PNP /* do pci plug-and-play */
367
368#define CONFIG_EEPRO100
369#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200370#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
Dave Liu19b247e2008-01-11 18:48:24 +0800371
Anton Vorontsov13c16a12008-07-08 21:00:04 +0400372#define CONFIG_HAS_FSL_DR_USB
Vivek Mahajanb8431f62009-05-25 17:23:17 +0530373#define CONFIG_SYS_SCCR_USBDRCM 3
374
Vivek Mahajanb8431f62009-05-25 17:23:17 +0530375#define CONFIG_USB_STORAGE
376#define CONFIG_USB_EHCI
377#define CONFIG_USB_EHCI_FSL
Joe Hershberger496f7722011-10-11 23:57:11 -0500378#define CONFIG_USB_PHY_TYPE "utmi"
Vivek Mahajanb8431f62009-05-25 17:23:17 +0530379#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
Anton Vorontsov13c16a12008-07-08 21:00:04 +0400380
Dave Liu19b247e2008-01-11 18:48:24 +0800381/*
382 * TSEC
383 */
384#define CONFIG_TSEC_ENET /* TSEC ethernet support */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200385#define CONFIG_SYS_TSEC1_OFFSET 0x24000
Joe Hershberger496f7722011-10-11 23:57:11 -0500386#define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200387#define CONFIG_SYS_TSEC2_OFFSET 0x25000
Joe Hershberger496f7722011-10-11 23:57:11 -0500388#define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET)
Dave Liu19b247e2008-01-11 18:48:24 +0800389
390/*
391 * TSEC ethernet configuration
392 */
393#define CONFIG_MII 1 /* MII PHY management */
394#define CONFIG_TSEC1 1
395#define CONFIG_TSEC1_NAME "eTSEC0"
396#define CONFIG_TSEC2 1
397#define CONFIG_TSEC2_NAME "eTSEC1"
398#define TSEC1_PHY_ADDR 0
399#define TSEC2_PHY_ADDR 1
400#define TSEC1_PHYIDX 0
401#define TSEC2_PHYIDX 0
402#define TSEC1_FLAGS TSEC_GIGABIT
403#define TSEC2_FLAGS TSEC_GIGABIT
404
405/* Options are: eTSEC[0-1] */
406#define CONFIG_ETHPRIME "eTSEC1"
407
408/*
Kim Phillips0daba0e2008-03-28 14:31:23 -0500409 * SATA
410 */
411#define CONFIG_LIBATA
412#define CONFIG_FSL_SATA
413
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200414#define CONFIG_SYS_SATA_MAX_DEVICE 2
Kim Phillips0daba0e2008-03-28 14:31:23 -0500415#define CONFIG_SATA1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200416#define CONFIG_SYS_SATA1_OFFSET 0x18000
Joe Hershberger496f7722011-10-11 23:57:11 -0500417#define CONFIG_SYS_SATA1 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA1_OFFSET)
418#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
Kim Phillips0daba0e2008-03-28 14:31:23 -0500419#define CONFIG_SATA2
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200420#define CONFIG_SYS_SATA2_OFFSET 0x19000
Joe Hershberger496f7722011-10-11 23:57:11 -0500421#define CONFIG_SYS_SATA2 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA2_OFFSET)
422#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
Kim Phillips0daba0e2008-03-28 14:31:23 -0500423
424#ifdef CONFIG_FSL_SATA
425#define CONFIG_LBA48
426#define CONFIG_CMD_SATA
427#define CONFIG_DOS_PARTITION
Kim Phillips0daba0e2008-03-28 14:31:23 -0500428#endif
429
430/*
Dave Liu19b247e2008-01-11 18:48:24 +0800431 * Environment
432 */
Masahiro Yamada5d329a82014-06-04 10:26:51 +0900433#if !defined(CONFIG_SYS_RAMBOOT)
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200434 #define CONFIG_ENV_IS_IN_FLASH 1
Joe Hershberger496f7722011-10-11 23:57:11 -0500435 #define CONFIG_ENV_ADDR \
436 (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200437 #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K(one sector) for env */
438 #define CONFIG_ENV_SIZE 0x2000
Dave Liu19b247e2008-01-11 18:48:24 +0800439#else
Joe Hershberger496f7722011-10-11 23:57:11 -0500440 #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */
Jean-Christophe PLAGNIOL-VILLARD68a87562008-09-10 22:48:00 +0200441 #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200442 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200443 #define CONFIG_ENV_SIZE 0x2000
Dave Liu19b247e2008-01-11 18:48:24 +0800444#endif
445
446#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200447#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Dave Liu19b247e2008-01-11 18:48:24 +0800448
449/*
450 * BOOTP options
451 */
452#define CONFIG_BOOTP_BOOTFILESIZE
453#define CONFIG_BOOTP_BOOTPATH
454#define CONFIG_BOOTP_GATEWAY
455#define CONFIG_BOOTP_HOSTNAME
456
457/*
458 * Command line configuration.
459 */
Dave Liu19b247e2008-01-11 18:48:24 +0800460#define CONFIG_CMD_DATE
461#define CONFIG_CMD_PCI
462
Dave Liu19b247e2008-01-11 18:48:24 +0800463#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
Joe Hershberger496f7722011-10-11 23:57:11 -0500464#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
Dave Liu19b247e2008-01-11 18:48:24 +0800465
466#undef CONFIG_WATCHDOG /* watchdog disabled */
467
468/*
469 * Miscellaneous configurable options
470 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200471#define CONFIG_SYS_LONGHELP /* undef to save memory */
472#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Dave Liu19b247e2008-01-11 18:48:24 +0800473
474#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200475 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Dave Liu19b247e2008-01-11 18:48:24 +0800476#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200477 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Dave Liu19b247e2008-01-11 18:48:24 +0800478#endif
479
Joe Hershberger496f7722011-10-11 23:57:11 -0500480 /* Print Buffer Size */
481#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
482#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
483 /* Boot Argument Buffer Size */
484#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
Dave Liu19b247e2008-01-11 18:48:24 +0800485
486/*
487 * For booting Linux, the board info and command line data
Ira W. Snyderc5a22d02010-09-10 15:42:32 -0700488 * have to be in the first 256 MB of memory, since this is
Dave Liu19b247e2008-01-11 18:48:24 +0800489 * the maximum mapped by the Linux kernel during initialization.
490 */
Joe Hershberger496f7722011-10-11 23:57:11 -0500491#define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux */
Kevin Hao9c747962016-07-08 11:25:15 +0800492#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Dave Liu19b247e2008-01-11 18:48:24 +0800493
494/*
495 * Core HID Setup
496 */
Kim Phillipsf3c7cd92010-04-20 19:37:54 -0500497#define CONFIG_SYS_HID0_INIT 0x000000000
498#define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \
499 HID0_ENABLE_INSTRUCTION_CACHE | \
Dave Liu19b247e2008-01-11 18:48:24 +0800500 HID0_ENABLE_DYNAMIC_POWER_MANAGMENT)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200501#define CONFIG_SYS_HID2 HID2_HBE
Dave Liu19b247e2008-01-11 18:48:24 +0800502
503/*
504 * MMU Setup
505 */
Becky Bruce03ea1be2008-05-08 19:02:12 -0500506#define CONFIG_HIGH_BATS 1 /* High BATs supported */
Dave Liu19b247e2008-01-11 18:48:24 +0800507
508/* DDR: cache cacheable */
Joe Hershberger496f7722011-10-11 23:57:11 -0500509#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500510 | BATL_PP_RW \
Joe Hershberger496f7722011-10-11 23:57:11 -0500511 | BATL_MEMCOHERENCE)
512#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \
513 | BATU_BL_128M \
514 | BATU_VS \
515 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200516#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
517#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
Dave Liu19b247e2008-01-11 18:48:24 +0800518
519/* IMMRBAR, PCI IO and NAND: cache-inhibit and guarded */
Joe Hershberger496f7722011-10-11 23:57:11 -0500520#define CONFIG_SYS_IBAT1L (CONFIG_SYS_IMMR \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500521 | BATL_PP_RW \
Joe Hershberger496f7722011-10-11 23:57:11 -0500522 | BATL_CACHEINHIBIT \
523 | BATL_GUARDEDSTORAGE)
524#define CONFIG_SYS_IBAT1U (CONFIG_SYS_IMMR \
525 | BATU_BL_8M \
526 | BATU_VS \
527 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200528#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
529#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
Dave Liu19b247e2008-01-11 18:48:24 +0800530
531/* FLASH: icache cacheable, but dcache-inhibit and guarded */
Joe Hershberger496f7722011-10-11 23:57:11 -0500532#define CONFIG_SYS_IBAT2L (CONFIG_SYS_FLASH_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500533 | BATL_PP_RW \
Joe Hershberger496f7722011-10-11 23:57:11 -0500534 | BATL_MEMCOHERENCE)
535#define CONFIG_SYS_IBAT2U (CONFIG_SYS_FLASH_BASE \
536 | BATU_BL_32M \
537 | BATU_VS \
538 | BATU_VP)
539#define CONFIG_SYS_DBAT2L (CONFIG_SYS_FLASH_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500540 | BATL_PP_RW \
Joe Hershberger496f7722011-10-11 23:57:11 -0500541 | BATL_CACHEINHIBIT \
542 | BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200543#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
Dave Liu19b247e2008-01-11 18:48:24 +0800544
545/* Stack in dcache: cacheable, no memory coherence */
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500546#define CONFIG_SYS_IBAT3L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW)
Joe Hershberger496f7722011-10-11 23:57:11 -0500547#define CONFIG_SYS_IBAT3U (CONFIG_SYS_INIT_RAM_ADDR \
548 | BATU_BL_128K \
549 | BATU_VS \
550 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200551#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
552#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
Dave Liu19b247e2008-01-11 18:48:24 +0800553
554/* PCI MEM space: cacheable */
Joe Hershberger496f7722011-10-11 23:57:11 -0500555#define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI_MEM_PHYS \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500556 | BATL_PP_RW \
Joe Hershberger496f7722011-10-11 23:57:11 -0500557 | BATL_MEMCOHERENCE)
558#define CONFIG_SYS_IBAT4U (CONFIG_SYS_PCI_MEM_PHYS \
559 | BATU_BL_256M \
560 | BATU_VS \
561 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200562#define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
563#define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
Dave Liu19b247e2008-01-11 18:48:24 +0800564
565/* PCI MMIO space: cache-inhibit and guarded */
Joe Hershberger496f7722011-10-11 23:57:11 -0500566#define CONFIG_SYS_IBAT5L (CONFIG_SYS_PCI_MMIO_PHYS \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500567 | BATL_PP_RW \
Joe Hershberger496f7722011-10-11 23:57:11 -0500568 | BATL_CACHEINHIBIT \
569 | BATL_GUARDEDSTORAGE)
570#define CONFIG_SYS_IBAT5U (CONFIG_SYS_PCI_MMIO_PHYS \
571 | BATU_BL_256M \
572 | BATU_VS \
573 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200574#define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
575#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
Dave Liu19b247e2008-01-11 18:48:24 +0800576
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200577#define CONFIG_SYS_IBAT6L 0
578#define CONFIG_SYS_IBAT6U 0
579#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
580#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
Dave Liu19b247e2008-01-11 18:48:24 +0800581
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200582#define CONFIG_SYS_IBAT7L 0
583#define CONFIG_SYS_IBAT7U 0
584#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
585#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
Dave Liu19b247e2008-01-11 18:48:24 +0800586
Dave Liu19b247e2008-01-11 18:48:24 +0800587#if defined(CONFIG_CMD_KGDB)
588#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
Dave Liu19b247e2008-01-11 18:48:24 +0800589#endif
590
591/*
592 * Environment Configuration
593 */
594
595#define CONFIG_ENV_OVERWRITE
596
597#if defined(CONFIG_TSEC_ENET)
598#define CONFIG_HAS_ETH0
Dave Liu19b247e2008-01-11 18:48:24 +0800599#define CONFIG_HAS_ETH1
Dave Liu19b247e2008-01-11 18:48:24 +0800600#endif
601
602#define CONFIG_BAUDRATE 115200
603
Kim Phillipsfd3a3fc2009-08-21 16:34:38 -0500604#define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */
Dave Liu19b247e2008-01-11 18:48:24 +0800605
Dave Liu19b247e2008-01-11 18:48:24 +0800606#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
607
608#define CONFIG_EXTRA_ENV_SETTINGS \
Joe Hershberger496f7722011-10-11 23:57:11 -0500609 "netdev=eth0\0" \
610 "consoledev=ttyS0\0" \
611 "ramdiskaddr=1000000\0" \
612 "ramdiskfile=ramfs.83xx\0" \
613 "fdtaddr=780000\0" \
614 "fdtfile=mpc8315erdb.dtb\0" \
615 "usb_phy_type=utmi\0" \
616 ""
Dave Liu19b247e2008-01-11 18:48:24 +0800617
618#define CONFIG_NFSBOOTCOMMAND \
Joe Hershberger496f7722011-10-11 23:57:11 -0500619 "setenv bootargs root=/dev/nfs rw " \
620 "nfsroot=$serverip:$rootpath " \
621 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \
622 "$netdev:off " \
623 "console=$consoledev,$baudrate $othbootargs;" \
624 "tftp $loadaddr $bootfile;" \
625 "tftp $fdtaddr $fdtfile;" \
626 "bootm $loadaddr - $fdtaddr"
Dave Liu19b247e2008-01-11 18:48:24 +0800627
628#define CONFIG_RAMBOOTCOMMAND \
Joe Hershberger496f7722011-10-11 23:57:11 -0500629 "setenv bootargs root=/dev/ram rw " \
630 "console=$consoledev,$baudrate $othbootargs;" \
631 "tftp $ramdiskaddr $ramdiskfile;" \
632 "tftp $loadaddr $bootfile;" \
633 "tftp $fdtaddr $fdtfile;" \
634 "bootm $loadaddr $ramdiskaddr $fdtaddr"
Dave Liu19b247e2008-01-11 18:48:24 +0800635
Dave Liu19b247e2008-01-11 18:48:24 +0800636#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
637
638#endif /* __CONFIG_H */