blob: a0cfd000f23727f649f8f7b405bae28f4d34ff36 [file] [log] [blame]
Dave Liu19b247e2008-01-11 18:48:24 +08001/*
Scott Wood3f53f1a2010-08-30 18:04:52 -05002 * Copyright (C) 2007-2010 Freescale Semiconductor, Inc.
Dave Liu19b247e2008-01-11 18:48:24 +08003 *
4 * Dave Liu <daveliu@freescale.com>
5 *
6 * See file CREDITS for list of people who contributed to this
7 * project.
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22 * MA 02111-1307 USA
23 */
24
25#ifndef __CONFIG_H
26#define __CONFIG_H
27
Scott Woodf60c06e2010-11-24 13:28:40 +000028#define CONFIG_SYS_NAND_U_BOOT_SIZE (512 << 10)
29#define CONFIG_SYS_NAND_U_BOOT_DST 0x00100000
30#define CONFIG_SYS_NAND_U_BOOT_START 0x00100100
31#define CONFIG_SYS_NAND_U_BOOT_OFFS 16384
32#define CONFIG_SYS_NAND_U_BOOT_RELOC 0x00010000
33
34#ifdef CONFIG_NAND_U_BOOT
35#define CONFIG_SYS_TEXT_BASE 0x00100000 /* CONFIG_SYS_NAND_U_BOOT_DST */
36#define CONFIG_SYS_TEXT_BASE_SPL 0xfff00000
37#ifdef CONFIG_NAND_SPL
38#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE_SPL /* start of monitor */
39#endif /* CONFIG_NAND_SPL */
40#endif /* CONFIG_NAND_U_BOOT */
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020041
42#ifndef CONFIG_SYS_TEXT_BASE
43#define CONFIG_SYS_TEXT_BASE 0xFE000000
Anton Vorontsovec821752009-11-24 20:12:12 +030044#endif
45
Scott Woodf60c06e2010-11-24 13:28:40 +000046#ifndef CONFIG_SYS_MONITOR_BASE
47#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
48#endif
49
Dave Liu19b247e2008-01-11 18:48:24 +080050/*
51 * High Level Configuration Options
52 */
53#define CONFIG_E300 1 /* E300 family */
Peter Tyser62e73982009-05-22 17:23:24 -050054#define CONFIG_MPC83xx 1 /* MPC83xx family */
Peter Tyser72f2d392009-05-22 17:23:25 -050055#define CONFIG_MPC831x 1 /* MPC831x CPU family */
Dave Liu19b247e2008-01-11 18:48:24 +080056#define CONFIG_MPC8315 1 /* MPC8315 CPU specific */
57#define CONFIG_MPC8315ERDB 1 /* MPC8315ERDB board specific */
58
59/*
60 * System Clock Setup
61 */
62#define CONFIG_83XX_CLKIN 66666667 /* in Hz */
63#define CONFIG_SYS_CLK_FREQ CONFIG_83XX_CLKIN
64
65/*
66 * Hardware Reset Configuration Word
67 * if CLKIN is 66.66MHz, then
68 * CSB = 133MHz, CORE = 400MHz, DDRC = 266MHz, LBC = 133MHz
69 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020070#define CONFIG_SYS_HRCW_LOW (\
Dave Liu19b247e2008-01-11 18:48:24 +080071 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
72 HRCWL_DDR_TO_SCB_CLK_2X1 |\
73 HRCWL_SVCOD_DIV_2 |\
74 HRCWL_CSB_TO_CLKIN_2X1 |\
75 HRCWL_CORE_TO_CSB_3X1)
Anton Vorontsovec821752009-11-24 20:12:12 +030076#define CONFIG_SYS_HRCW_HIGH_BASE (\
Dave Liu19b247e2008-01-11 18:48:24 +080077 HRCWH_PCI_HOST |\
78 HRCWH_PCI1_ARBITER_ENABLE |\
79 HRCWH_CORE_ENABLE |\
Dave Liu19b247e2008-01-11 18:48:24 +080080 HRCWH_BOOTSEQ_DISABLE |\
81 HRCWH_SW_WATCHDOG_DISABLE |\
Dave Liu19b247e2008-01-11 18:48:24 +080082 HRCWH_TSEC1M_IN_RGMII |\
83 HRCWH_TSEC2M_IN_RGMII |\
84 HRCWH_BIG_ENDIAN |\
85 HRCWH_LALE_NORMAL)
86
Anton Vorontsovec821752009-11-24 20:12:12 +030087#ifdef CONFIG_NAND_SPL
88#define CONFIG_SYS_HRCW_HIGH (CONFIG_SYS_HRCW_HIGH_BASE |\
89 HRCWH_FROM_0XFFF00100 |\
90 HRCWH_ROM_LOC_NAND_SP_8BIT |\
91 HRCWH_RL_EXT_NAND)
92#else
93#define CONFIG_SYS_HRCW_HIGH (CONFIG_SYS_HRCW_HIGH_BASE |\
94 HRCWH_FROM_0X00000100 |\
95 HRCWH_ROM_LOC_LOCAL_16BIT |\
96 HRCWH_RL_EXT_LEGACY)
97#endif
98
Dave Liu19b247e2008-01-11 18:48:24 +080099/*
100 * System IO Config
101 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200102#define CONFIG_SYS_SICRH 0x00000000
103#define CONFIG_SYS_SICRL 0x00000000 /* 3.3V, no delay */
Dave Liu19b247e2008-01-11 18:48:24 +0800104
105#define CONFIG_BOARD_EARLY_INIT_F /* call board_pre_init */
Anton Vorontsovd398b7e2009-06-10 00:25:36 +0400106#define CONFIG_HWCONFIG
Dave Liu19b247e2008-01-11 18:48:24 +0800107
108/*
109 * IMMR new address
110 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200111#define CONFIG_SYS_IMMR 0xE0000000
Dave Liu19b247e2008-01-11 18:48:24 +0800112
Anton Vorontsovec821752009-11-24 20:12:12 +0300113#if defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
114#define CONFIG_DEFAULT_IMMR CONFIG_SYS_IMMR
115#endif
116
Dave Liu19b247e2008-01-11 18:48:24 +0800117/*
118 * Arbiter Setup
119 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200120#define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth is 4 */
121#define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count is 4 */
122#define CONFIG_SYS_SPCR_TSECEP 3 /* eTSEC emergency priority is highest */
Dave Liu19b247e2008-01-11 18:48:24 +0800123
124/*
125 * DDR Setup
126 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200127#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */
128#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
129#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
130#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
131#define CONFIG_SYS_DDRCDR_VALUE ( DDRCDR_EN \
Dave Liu19b247e2008-01-11 18:48:24 +0800132 | DDRCDR_PZ_LOZ \
133 | DDRCDR_NZ_LOZ \
134 | DDRCDR_ODT \
135 | DDRCDR_Q_DRN )
136 /* 0x7b880001 */
137/*
138 * Manually set up DDR parameters
139 * consist of two chips HY5PS12621BFP-C4 from HYNIX
140 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200141#define CONFIG_SYS_DDR_SIZE 128 /* MB */
142#define CONFIG_SYS_DDR_CS0_BNDS 0x00000007
143#define CONFIG_SYS_DDR_CS0_CONFIG ( CSCONFIG_EN \
Dave Liu19b247e2008-01-11 18:48:24 +0800144 | 0x00010000 /* ODT_WR to CSn */ \
145 | CSCONFIG_ROW_BIT_13 | CSCONFIG_COL_BIT_10 )
146 /* 0x80010102 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200147#define CONFIG_SYS_DDR_TIMING_3 0x00000000
148#define CONFIG_SYS_DDR_TIMING_0 ( ( 0 << TIMING_CFG0_RWT_SHIFT ) \
Dave Liu19b247e2008-01-11 18:48:24 +0800149 | ( 0 << TIMING_CFG0_WRT_SHIFT ) \
150 | ( 0 << TIMING_CFG0_RRT_SHIFT ) \
151 | ( 0 << TIMING_CFG0_WWT_SHIFT ) \
152 | ( 2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT ) \
153 | ( 2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT ) \
154 | ( 8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT ) \
155 | ( 2 << TIMING_CFG0_MRS_CYC_SHIFT ) )
156 /* 0x00220802 */
Howard Gregoryf2d4bef2008-11-04 14:55:33 +0800157#define CONFIG_SYS_DDR_TIMING_1 ( ( 2 << TIMING_CFG1_PRETOACT_SHIFT ) \
158 | ( 7 << TIMING_CFG1_ACTTOPRE_SHIFT ) \
159 | ( 2 << TIMING_CFG1_ACTTORW_SHIFT ) \
Dave Liu19b247e2008-01-11 18:48:24 +0800160 | ( 5 << TIMING_CFG1_CASLAT_SHIFT ) \
161 | ( 6 << TIMING_CFG1_REFREC_SHIFT ) \
162 | ( 2 << TIMING_CFG1_WRREC_SHIFT ) \
163 | ( 2 << TIMING_CFG1_ACTTOACT_SHIFT ) \
164 | ( 2 << TIMING_CFG1_WRTORD_SHIFT ) )
Howard Gregoryf2d4bef2008-11-04 14:55:33 +0800165 /* 0x27256222 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200166#define CONFIG_SYS_DDR_TIMING_2 ( ( 1 << TIMING_CFG2_ADD_LAT_SHIFT ) \
Dave Liu19b247e2008-01-11 18:48:24 +0800167 | ( 4 << TIMING_CFG2_CPO_SHIFT ) \
168 | ( 2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT ) \
169 | ( 2 << TIMING_CFG2_RD_TO_PRE_SHIFT ) \
170 | ( 2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT ) \
171 | ( 3 << TIMING_CFG2_CKE_PLS_SHIFT ) \
Howard Gregoryf2d4bef2008-11-04 14:55:33 +0800172 | ( 5 << TIMING_CFG2_FOUR_ACT_SHIFT) )
173 /* 0x121048c5 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200174#define CONFIG_SYS_DDR_INTERVAL ( ( 0x0360 << SDRAM_INTERVAL_REFINT_SHIFT ) \
Dave Liu19b247e2008-01-11 18:48:24 +0800175 | ( 0x0100 << SDRAM_INTERVAL_BSTOPRE_SHIFT ) )
176 /* 0x03600100 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200177#define CONFIG_SYS_DDR_SDRAM_CFG ( SDRAM_CFG_SREN \
Dave Liu19b247e2008-01-11 18:48:24 +0800178 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
179 | SDRAM_CFG_32_BE )
180 /* 0x43080000 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200181#define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000 /* 1 posted refresh */
182#define CONFIG_SYS_DDR_MODE ( ( 0x0448 << SDRAM_MODE_ESD_SHIFT ) \
Dave Liu19b247e2008-01-11 18:48:24 +0800183 | ( 0x0232 << SDRAM_MODE_SD_SHIFT ) )
184 /* ODT 150ohm CL=3, AL=1 on SDRAM */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200185#define CONFIG_SYS_DDR_MODE2 0x00000000
Dave Liu19b247e2008-01-11 18:48:24 +0800186
187/*
188 * Memory test
189 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200190#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
191#define CONFIG_SYS_MEMTEST_START 0x00040000 /* memtest region */
192#define CONFIG_SYS_MEMTEST_END 0x00140000
Dave Liu19b247e2008-01-11 18:48:24 +0800193
194/*
195 * The reserved memory
196 */
Dave Liu5e6b5342008-11-04 14:55:06 +0800197#define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Mon */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200198#define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
Dave Liu19b247e2008-01-11 18:48:24 +0800199
200/*
201 * Initial RAM Base Address Setup
202 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200203#define CONFIG_SYS_INIT_RAM_LOCK 1
204#define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200205#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */
Wolfgang Denk0191e472010-10-26 14:34:52 +0200206#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Dave Liu19b247e2008-01-11 18:48:24 +0800207
208/*
209 * Local Bus Configuration & Clock Setup
210 */
Kim Phillips328040a2009-09-25 18:19:44 -0500211#define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
212#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_2
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200213#define CONFIG_SYS_LBC_LBCR 0x00040000
Becky Brucedfe6e232010-06-17 11:37:18 -0500214#define CONFIG_FSL_ELBC 1
Dave Liu19b247e2008-01-11 18:48:24 +0800215
216/*
217 * FLASH on the Local Bus
218 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200219#define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200220#define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200221#define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
Dave Liu19b247e2008-01-11 18:48:24 +0800222
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200223#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */
224#define CONFIG_SYS_FLASH_SIZE 8 /* FLASH size is 8M */
225#define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */
Dave Liu19b247e2008-01-11 18:48:24 +0800226
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200227#define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE /* Window base at flash base */
228#define CONFIG_SYS_LBLAWAR0_PRELIM 0x80000016 /* 8MB window size */
Dave Liu19b247e2008-01-11 18:48:24 +0800229
Anton Vorontsovec821752009-11-24 20:12:12 +0300230#define CONFIG_SYS_NOR_BR_PRELIM (CONFIG_SYS_FLASH_BASE \
Dave Liu19b247e2008-01-11 18:48:24 +0800231 | (2 << BR_PS_SHIFT) /* 16 bit port size */ \
232 | BR_V ) /* valid */
Anton Vorontsovec821752009-11-24 20:12:12 +0300233#define CONFIG_SYS_NOR_OR_PRELIM ((~(CONFIG_SYS_FLASH_SIZE - 1) << 20) \
Dave Liu19b247e2008-01-11 18:48:24 +0800234 | OR_UPM_XAM \
235 | OR_GPCM_CSNT \
Anton Vorontsova6c0c072008-05-29 18:14:56 +0400236 | OR_GPCM_ACS_DIV2 \
Dave Liu19b247e2008-01-11 18:48:24 +0800237 | OR_GPCM_XACS \
238 | OR_GPCM_SCY_15 \
239 | OR_GPCM_TRLX \
240 | OR_GPCM_EHTR \
241 | OR_GPCM_EAD )
242
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200243#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
244#define CONFIG_SYS_MAX_FLASH_SECT 135 /* 127 64KB sectors and 8 8KB top sectors per device */
Dave Liu19b247e2008-01-11 18:48:24 +0800245
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200246#undef CONFIG_SYS_FLASH_CHECKSUM
247#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
248#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Dave Liu19b247e2008-01-11 18:48:24 +0800249
250/*
251 * NAND Flash on the Local Bus
252 */
Anton Vorontsovec821752009-11-24 20:12:12 +0300253
254#ifdef CONFIG_NAND_SPL
255#define CONFIG_SYS_NAND_BASE 0xFFF00000
256#else
257#define CONFIG_SYS_NAND_BASE 0xE0600000
258#endif
259
Scott Wood3f53f1a2010-08-30 18:04:52 -0500260#define CONFIG_MTD_DEVICE
261#define CONFIG_MTD_PARTITION
262#define CONFIG_CMD_MTDPARTS
263#define MTDIDS_DEFAULT "nand0=e0600000.flash"
264#define MTDPARTS_DEFAULT \
265 "mtdparts=e0600000.flash:512k(uboot),128k(env),3m@1m(kernel),-(fs)"
266
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200267#define CONFIG_SYS_MAX_NAND_DEVICE 1
Dave Liu5e6b5342008-11-04 14:55:06 +0800268#define CONFIG_MTD_NAND_VERIFY_WRITE 1
269#define CONFIG_CMD_NAND 1
270#define CONFIG_NAND_FSL_ELBC 1
Anton Vorontsovec821752009-11-24 20:12:12 +0300271#define CONFIG_SYS_NAND_BLOCK_SIZE 16384
Dave Liu19b247e2008-01-11 18:48:24 +0800272
Anton Vorontsovec821752009-11-24 20:12:12 +0300273#define CONFIG_SYS_NAND_U_BOOT_SIZE (512 << 10)
274#define CONFIG_SYS_NAND_U_BOOT_DST 0x00100000
275#define CONFIG_SYS_NAND_U_BOOT_START 0x00100100
276#define CONFIG_SYS_NAND_U_BOOT_OFFS 16384
277#define CONFIG_SYS_NAND_U_BOOT_RELOC 0x00010000
278
279#define CONFIG_SYS_NAND_BR_PRELIM (CONFIG_SYS_NAND_BASE \
Dave Liu19b247e2008-01-11 18:48:24 +0800280 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
281 | BR_PS_8 /* Port Size = 8 bit */ \
282 | BR_MS_FCM /* MSEL = FCM */ \
283 | BR_V ) /* valid */
Anton Vorontsovec821752009-11-24 20:12:12 +0300284#define CONFIG_SYS_NAND_OR_PRELIM (0xFFFF8000 /* length 32K */ \
Dave Liu19b247e2008-01-11 18:48:24 +0800285 | OR_FCM_CSCT \
286 | OR_FCM_CST \
287 | OR_FCM_CHT \
288 | OR_FCM_SCY_1 \
289 | OR_FCM_TRLX \
290 | OR_FCM_EHTR )
291 /* 0xFFFF8396 */
292
Anton Vorontsovec821752009-11-24 20:12:12 +0300293#ifdef CONFIG_NAND_U_BOOT
294#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM
295#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM
296#define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NOR_BR_PRELIM
297#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NOR_OR_PRELIM
298#else
299#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NOR_BR_PRELIM
300#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NOR_OR_PRELIM
301#define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NAND_BR_PRELIM
302#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NAND_OR_PRELIM
303#endif
304
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200305#define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_NAND_BASE
306#define CONFIG_SYS_LBLAWAR1_PRELIM 0x8000000E /* 32KB */
Dave Liu19b247e2008-01-11 18:48:24 +0800307
Anton Vorontsovec821752009-11-24 20:12:12 +0300308#define CONFIG_SYS_NAND_LBLAWBAR_PRELIM CONFIG_SYS_LBLAWBAR1_PRELIM
309#define CONFIG_SYS_NAND_LBLAWAR_PRELIM CONFIG_SYS_LBLAWAR1_PRELIM
310
311#if CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE && \
312 !defined(CONFIG_NAND_SPL)
313#define CONFIG_SYS_RAMBOOT
314#else
315#undef CONFIG_SYS_RAMBOOT
316#endif
317
Dave Liu19b247e2008-01-11 18:48:24 +0800318/*
319 * Serial Port
320 */
321#define CONFIG_CONS_INDEX 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200322#define CONFIG_SYS_NS16550
323#define CONFIG_SYS_NS16550_SERIAL
324#define CONFIG_SYS_NS16550_REG_SIZE 1
Anton Vorontsovec821752009-11-24 20:12:12 +0300325#define CONFIG_SYS_NS16550_CLK (CONFIG_83XX_CLKIN * 2)
Dave Liu19b247e2008-01-11 18:48:24 +0800326
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200327#define CONFIG_SYS_BAUDRATE_TABLE \
Dave Liu19b247e2008-01-11 18:48:24 +0800328 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
329
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200330#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
331#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
Dave Liu19b247e2008-01-11 18:48:24 +0800332
333/* Use the HUSH parser */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200334#define CONFIG_SYS_HUSH_PARSER
335#ifdef CONFIG_SYS_HUSH_PARSER
336#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
Dave Liu19b247e2008-01-11 18:48:24 +0800337#endif
338
339/* Pass open firmware flat tree */
340#define CONFIG_OF_LIBFDT 1
341#define CONFIG_OF_BOARD_SETUP 1
342#define CONFIG_OF_STDOUT_VIA_ALIAS 1
343
344/* I2C */
345#define CONFIG_HARD_I2C /* I2C with hardware support */
346#define CONFIG_FSL_I2C
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200347#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
348#define CONFIG_SYS_I2C_SLAVE 0x7F
349#define CONFIG_SYS_I2C_NOPROBES {0x51} /* Don't probe these addrs */
350#define CONFIG_SYS_I2C_OFFSET 0x3000
351#define CONFIG_SYS_I2C2_OFFSET 0x3100
Dave Liu19b247e2008-01-11 18:48:24 +0800352
353/*
354 * Board info - revision and where boot from
355 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200356#define CONFIG_SYS_I2C_PCF8574A_ADDR 0x39
Dave Liu19b247e2008-01-11 18:48:24 +0800357
358/*
359 * Config on-board RTC
360 */
361#define CONFIG_RTC_DS1337 /* ds1339 on board, use ds1337 rtc via i2c */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200362#define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
Dave Liu19b247e2008-01-11 18:48:24 +0800363
364/*
365 * General PCI
366 * Addresses are mapped 1-1.
367 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200368#define CONFIG_SYS_PCI_MEM_BASE 0x80000000
369#define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BASE
370#define CONFIG_SYS_PCI_MEM_SIZE 0x10000000 /* 256M */
371#define CONFIG_SYS_PCI_MMIO_BASE 0x90000000
372#define CONFIG_SYS_PCI_MMIO_PHYS CONFIG_SYS_PCI_MMIO_BASE
373#define CONFIG_SYS_PCI_MMIO_SIZE 0x10000000 /* 256M */
374#define CONFIG_SYS_PCI_IO_BASE 0x00000000
375#define CONFIG_SYS_PCI_IO_PHYS 0xE0300000
376#define CONFIG_SYS_PCI_IO_SIZE 0x100000 /* 1M */
Dave Liu19b247e2008-01-11 18:48:24 +0800377
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200378#define CONFIG_SYS_PCI_SLV_MEM_LOCAL CONFIG_SYS_SDRAM_BASE
379#define CONFIG_SYS_PCI_SLV_MEM_BUS 0x00000000
380#define CONFIG_SYS_PCI_SLV_MEM_SIZE 0x80000000
Dave Liu19b247e2008-01-11 18:48:24 +0800381
Anton Vorontsov0db0be22009-01-08 04:26:17 +0300382#define CONFIG_SYS_PCIE1_BASE 0xA0000000
383#define CONFIG_SYS_PCIE1_MEM_BASE 0xA0000000
384#define CONFIG_SYS_PCIE1_MEM_PHYS 0xA0000000
385#define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000
386#define CONFIG_SYS_PCIE1_CFG_BASE 0xB0000000
387#define CONFIG_SYS_PCIE1_CFG_SIZE 0x01000000
388#define CONFIG_SYS_PCIE1_IO_BASE 0x00000000
389#define CONFIG_SYS_PCIE1_IO_PHYS 0xB1000000
390#define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000
391
392#define CONFIG_SYS_PCIE2_BASE 0xC0000000
393#define CONFIG_SYS_PCIE2_MEM_BASE 0xC0000000
394#define CONFIG_SYS_PCIE2_MEM_PHYS 0xC0000000
395#define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000
396#define CONFIG_SYS_PCIE2_CFG_BASE 0xD0000000
397#define CONFIG_SYS_PCIE2_CFG_SIZE 0x01000000
398#define CONFIG_SYS_PCIE2_IO_BASE 0x00000000
399#define CONFIG_SYS_PCIE2_IO_PHYS 0xD1000000
400#define CONFIG_SYS_PCIE2_IO_SIZE 0x00800000
401
Dave Liu19b247e2008-01-11 18:48:24 +0800402#define CONFIG_PCI
Kim Phillipsf1384292009-07-23 14:09:38 -0500403#define CONFIG_PCIE
Dave Liu19b247e2008-01-11 18:48:24 +0800404
405#define CONFIG_NET_MULTI
406#define CONFIG_PCI_PNP /* do pci plug-and-play */
407
408#define CONFIG_EEPRO100
409#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200410#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
Dave Liu19b247e2008-01-11 18:48:24 +0800411
412#ifndef CONFIG_NET_MULTI
413#define CONFIG_NET_MULTI 1
414#endif
415
Anton Vorontsov13c16a12008-07-08 21:00:04 +0400416#define CONFIG_HAS_FSL_DR_USB
Vivek Mahajanb8431f62009-05-25 17:23:17 +0530417#define CONFIG_SYS_SCCR_USBDRCM 3
418
419#define CONFIG_CMD_USB
420#define CONFIG_USB_STORAGE
421#define CONFIG_USB_EHCI
422#define CONFIG_USB_EHCI_FSL
423#define CONFIG_USB_PHY_TYPE "utmi"
424#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
Anton Vorontsov13c16a12008-07-08 21:00:04 +0400425
Dave Liu19b247e2008-01-11 18:48:24 +0800426/*
427 * TSEC
428 */
429#define CONFIG_TSEC_ENET /* TSEC ethernet support */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200430#define CONFIG_SYS_TSEC1_OFFSET 0x24000
431#define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET)
432#define CONFIG_SYS_TSEC2_OFFSET 0x25000
433#define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET)
Dave Liu19b247e2008-01-11 18:48:24 +0800434
435/*
436 * TSEC ethernet configuration
437 */
438#define CONFIG_MII 1 /* MII PHY management */
439#define CONFIG_TSEC1 1
440#define CONFIG_TSEC1_NAME "eTSEC0"
441#define CONFIG_TSEC2 1
442#define CONFIG_TSEC2_NAME "eTSEC1"
443#define TSEC1_PHY_ADDR 0
444#define TSEC2_PHY_ADDR 1
445#define TSEC1_PHYIDX 0
446#define TSEC2_PHYIDX 0
447#define TSEC1_FLAGS TSEC_GIGABIT
448#define TSEC2_FLAGS TSEC_GIGABIT
449
450/* Options are: eTSEC[0-1] */
451#define CONFIG_ETHPRIME "eTSEC1"
452
453/*
Kim Phillips0daba0e2008-03-28 14:31:23 -0500454 * SATA
455 */
456#define CONFIG_LIBATA
457#define CONFIG_FSL_SATA
458
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200459#define CONFIG_SYS_SATA_MAX_DEVICE 2
Kim Phillips0daba0e2008-03-28 14:31:23 -0500460#define CONFIG_SATA1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200461#define CONFIG_SYS_SATA1_OFFSET 0x18000
462#define CONFIG_SYS_SATA1 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA1_OFFSET)
463#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
Kim Phillips0daba0e2008-03-28 14:31:23 -0500464#define CONFIG_SATA2
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200465#define CONFIG_SYS_SATA2_OFFSET 0x19000
466#define CONFIG_SYS_SATA2 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA2_OFFSET)
467#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
Kim Phillips0daba0e2008-03-28 14:31:23 -0500468
469#ifdef CONFIG_FSL_SATA
470#define CONFIG_LBA48
471#define CONFIG_CMD_SATA
472#define CONFIG_DOS_PARTITION
473#define CONFIG_CMD_EXT2
474#endif
475
476/*
Dave Liu19b247e2008-01-11 18:48:24 +0800477 * Environment
478 */
Anton Vorontsovec821752009-11-24 20:12:12 +0300479#if defined(CONFIG_NAND_U_BOOT)
480 #define CONFIG_ENV_IS_IN_NAND 1
481 #define CONFIG_ENV_OFFSET (512 * 1024)
482 #define CONFIG_ENV_SECT_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
483 #define CONFIG_ENV_SIZE CONFIG_ENV_SECT_SIZE
484 #define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
485 #define CONFIG_ENV_RANGE (CONFIG_ENV_SECT_SIZE * 4)
486 #define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + \
487 CONFIG_ENV_RANGE)
488#elif !defined(CONFIG_SYS_RAMBOOT)
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200489 #define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200490 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200491 #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K(one sector) for env */
492 #define CONFIG_ENV_SIZE 0x2000
Dave Liu19b247e2008-01-11 18:48:24 +0800493#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200494 #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */
Jean-Christophe PLAGNIOL-VILLARD68a87562008-09-10 22:48:00 +0200495 #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200496 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200497 #define CONFIG_ENV_SIZE 0x2000
Dave Liu19b247e2008-01-11 18:48:24 +0800498#endif
499
500#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200501#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Dave Liu19b247e2008-01-11 18:48:24 +0800502
503/*
504 * BOOTP options
505 */
506#define CONFIG_BOOTP_BOOTFILESIZE
507#define CONFIG_BOOTP_BOOTPATH
508#define CONFIG_BOOTP_GATEWAY
509#define CONFIG_BOOTP_HOSTNAME
510
511/*
512 * Command line configuration.
513 */
514#include <config_cmd_default.h>
515
516#define CONFIG_CMD_PING
517#define CONFIG_CMD_I2C
518#define CONFIG_CMD_MII
519#define CONFIG_CMD_DATE
520#define CONFIG_CMD_PCI
521
Anton Vorontsovec821752009-11-24 20:12:12 +0300522#if defined(CONFIG_SYS_RAMBOOT) && !defined(CONFIG_NAND_U_BOOT)
Mike Frysinger78dcaf42009-01-28 19:08:14 -0500523 #undef CONFIG_CMD_SAVEENV
Dave Liu19b247e2008-01-11 18:48:24 +0800524 #undef CONFIG_CMD_LOADS
525#endif
526
527#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
Kim Phillips26c16d82010-04-15 17:36:05 -0500528#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
Dave Liu19b247e2008-01-11 18:48:24 +0800529
530#undef CONFIG_WATCHDOG /* watchdog disabled */
531
532/*
533 * Miscellaneous configurable options
534 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200535#define CONFIG_SYS_LONGHELP /* undef to save memory */
536#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
537#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Dave Liu19b247e2008-01-11 18:48:24 +0800538
539#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200540 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Dave Liu19b247e2008-01-11 18:48:24 +0800541#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200542 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Dave Liu19b247e2008-01-11 18:48:24 +0800543#endif
544
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200545#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
546#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
547#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
548#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
Dave Liu19b247e2008-01-11 18:48:24 +0800549
550/*
551 * For booting Linux, the board info and command line data
Ira W. Snyderc5a22d02010-09-10 15:42:32 -0700552 * have to be in the first 256 MB of memory, since this is
Dave Liu19b247e2008-01-11 18:48:24 +0800553 * the maximum mapped by the Linux kernel during initialization.
554 */
Ira W. Snyderc5a22d02010-09-10 15:42:32 -0700555#define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux */
Dave Liu19b247e2008-01-11 18:48:24 +0800556
557/*
558 * Core HID Setup
559 */
Kim Phillipsf3c7cd92010-04-20 19:37:54 -0500560#define CONFIG_SYS_HID0_INIT 0x000000000
561#define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \
562 HID0_ENABLE_INSTRUCTION_CACHE | \
Dave Liu19b247e2008-01-11 18:48:24 +0800563 HID0_ENABLE_DYNAMIC_POWER_MANAGMENT)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200564#define CONFIG_SYS_HID2 HID2_HBE
Dave Liu19b247e2008-01-11 18:48:24 +0800565
566/*
567 * MMU Setup
568 */
Becky Bruce03ea1be2008-05-08 19:02:12 -0500569#define CONFIG_HIGH_BATS 1 /* High BATs supported */
Dave Liu19b247e2008-01-11 18:48:24 +0800570
571/* DDR: cache cacheable */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200572#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
573#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_128M | BATU_VS | BATU_VP)
574#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
575#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
Dave Liu19b247e2008-01-11 18:48:24 +0800576
577/* IMMRBAR, PCI IO and NAND: cache-inhibit and guarded */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200578#define CONFIG_SYS_IBAT1L (CONFIG_SYS_IMMR | BATL_PP_10 | \
Dave Liu19b247e2008-01-11 18:48:24 +0800579 BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200580#define CONFIG_SYS_IBAT1U (CONFIG_SYS_IMMR | BATU_BL_8M | BATU_VS | BATU_VP)
581#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
582#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
Dave Liu19b247e2008-01-11 18:48:24 +0800583
584/* FLASH: icache cacheable, but dcache-inhibit and guarded */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200585#define CONFIG_SYS_IBAT2L (CONFIG_SYS_FLASH_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
Anton Vorontsovec821752009-11-24 20:12:12 +0300586#define CONFIG_SYS_IBAT2U (CONFIG_SYS_FLASH_BASE | BATU_BL_32M | \
587 BATU_VS | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200588#define CONFIG_SYS_DBAT2L (CONFIG_SYS_FLASH_BASE | BATL_PP_10 | \
Dave Liu19b247e2008-01-11 18:48:24 +0800589 BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200590#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
Dave Liu19b247e2008-01-11 18:48:24 +0800591
592/* Stack in dcache: cacheable, no memory coherence */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200593#define CONFIG_SYS_IBAT3L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_10)
594#define CONFIG_SYS_IBAT3U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
595#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
596#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
Dave Liu19b247e2008-01-11 18:48:24 +0800597
598/* PCI MEM space: cacheable */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200599#define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI_MEM_PHYS | BATL_PP_10 | BATL_MEMCOHERENCE)
600#define CONFIG_SYS_IBAT4U (CONFIG_SYS_PCI_MEM_PHYS | BATU_BL_256M | BATU_VS | BATU_VP)
601#define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
602#define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
Dave Liu19b247e2008-01-11 18:48:24 +0800603
604/* PCI MMIO space: cache-inhibit and guarded */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200605#define CONFIG_SYS_IBAT5L (CONFIG_SYS_PCI_MMIO_PHYS | BATL_PP_10 | \
Dave Liu19b247e2008-01-11 18:48:24 +0800606 BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200607#define CONFIG_SYS_IBAT5U (CONFIG_SYS_PCI_MMIO_PHYS | BATU_BL_256M | BATU_VS | BATU_VP)
608#define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
609#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
Dave Liu19b247e2008-01-11 18:48:24 +0800610
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200611#define CONFIG_SYS_IBAT6L 0
612#define CONFIG_SYS_IBAT6U 0
613#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
614#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
Dave Liu19b247e2008-01-11 18:48:24 +0800615
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200616#define CONFIG_SYS_IBAT7L 0
617#define CONFIG_SYS_IBAT7U 0
618#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
619#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
Dave Liu19b247e2008-01-11 18:48:24 +0800620
Dave Liu19b247e2008-01-11 18:48:24 +0800621#if defined(CONFIG_CMD_KGDB)
622#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
623#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
624#endif
625
626/*
627 * Environment Configuration
628 */
629
630#define CONFIG_ENV_OVERWRITE
631
632#if defined(CONFIG_TSEC_ENET)
633#define CONFIG_HAS_ETH0
Dave Liu19b247e2008-01-11 18:48:24 +0800634#define CONFIG_HAS_ETH1
Dave Liu19b247e2008-01-11 18:48:24 +0800635#endif
636
637#define CONFIG_BAUDRATE 115200
638
Kim Phillipsfd3a3fc2009-08-21 16:34:38 -0500639#define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */
Dave Liu19b247e2008-01-11 18:48:24 +0800640
641#define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */
642#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
643
644#define CONFIG_EXTRA_ENV_SETTINGS \
645 "netdev=eth0\0" \
646 "consoledev=ttyS0\0" \
647 "ramdiskaddr=1000000\0" \
648 "ramdiskfile=ramfs.83xx\0" \
Kim Phillipsfd3a3fc2009-08-21 16:34:38 -0500649 "fdtaddr=780000\0" \
Dave Liu19b247e2008-01-11 18:48:24 +0800650 "fdtfile=mpc8315erdb.dtb\0" \
Vivek Mahajanb8431f62009-05-25 17:23:17 +0530651 "usb_phy_type=utmi\0" \
Dave Liu19b247e2008-01-11 18:48:24 +0800652 ""
653
654#define CONFIG_NFSBOOTCOMMAND \
655 "setenv bootargs root=/dev/nfs rw " \
656 "nfsroot=$serverip:$rootpath " \
657 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
658 "console=$consoledev,$baudrate $othbootargs;" \
659 "tftp $loadaddr $bootfile;" \
660 "tftp $fdtaddr $fdtfile;" \
661 "bootm $loadaddr - $fdtaddr"
662
663#define CONFIG_RAMBOOTCOMMAND \
664 "setenv bootargs root=/dev/ram rw " \
665 "console=$consoledev,$baudrate $othbootargs;" \
666 "tftp $ramdiskaddr $ramdiskfile;" \
667 "tftp $loadaddr $bootfile;" \
668 "tftp $fdtaddr $fdtfile;" \
669 "bootm $loadaddr $ramdiskaddr $fdtaddr"
670
671
672#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
673
674#endif /* __CONFIG_H */