blob: bc48abdd6d897c38fe6ac3b05b3a7a477f9b052b [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
wdenk4a9cbbe2002-08-27 09:48:53 +00002/*
3 * (C) Copyright 2000, 2001
4 * Rich Ireland, Enterasys Networks, rireland@enterasys.com.
wdenk4a9cbbe2002-08-27 09:48:53 +00005 */
6
7/*
8 * FPGA support
9 */
10#include <common.h>
11#include <command.h>
wdenk57b2d802003-06-27 21:31:46 +000012#include <fpga.h>
Siva Durga Prasad Paladugu9112b4c2014-03-14 16:35:37 +053013#include <fs.h>
wdenk525d7b62005-01-22 18:13:04 +000014#include <malloc.h>
wdenk4a9cbbe2002-08-27 09:48:53 +000015
Michal Simek02d95c02018-06-04 14:57:34 +020016static long do_fpga_get_device(char *arg)
17{
18 long dev = FPGA_INVALID_DEVICE;
19 char *devstr = env_get("fpga");
20
21 if (devstr)
22 /* Should be strtol to handle -1 cases */
23 dev = simple_strtol(devstr, NULL, 16);
24
Michal Simek19942472018-07-26 15:33:51 +020025 if (dev == FPGA_INVALID_DEVICE && arg)
Michal Simek02d95c02018-06-04 14:57:34 +020026 dev = simple_strtol(arg, NULL, 16);
27
28 debug("%s: device = %ld\n", __func__, dev);
29
30 return dev;
31}
32
Michal Simek6f6be6f2018-06-04 15:51:23 +020033static int do_fpga_check_params(long *dev, long *fpga_data, size_t *data_size,
34 cmd_tbl_t *cmdtp, int argc, char *const argv[])
35{
36 size_t local_data_size;
37 long local_fpga_data;
38
39 debug("%s %d, %d\n", __func__, argc, cmdtp->maxargs);
40
41 if (argc != cmdtp->maxargs) {
42 debug("fpga: incorrect parameters passed\n");
43 return CMD_RET_USAGE;
44 }
45
46 *dev = do_fpga_get_device(argv[0]);
47
48 local_fpga_data = simple_strtol(argv[1], NULL, 16);
49 if (!local_fpga_data) {
50 debug("fpga: zero fpga_data address\n");
51 return CMD_RET_USAGE;
52 }
53 *fpga_data = local_fpga_data;
54
55 local_data_size = simple_strtoul(argv[2], NULL, 16);
56 if (!local_data_size) {
57 debug("fpga: zero size\n");
58 return CMD_RET_USAGE;
59 }
60 *data_size = local_data_size;
61
62 return 0;
63}
64
Michal Simeka2555972018-05-30 10:00:40 +020065#if defined(CONFIG_CMD_FPGA_LOAD_SECURE)
Michal Simekc1fd3122018-06-05 15:14:39 +020066int do_fpga_loads(cmd_tbl_t *cmdtp, int flag, int argc, char *const argv[])
wdenk4a9cbbe2002-08-27 09:48:53 +000067{
wdenk1ebf41e2004-01-02 14:00:00 +000068 size_t data_size = 0;
Michal Simekc1fd3122018-06-05 15:14:39 +020069 long fpga_data, dev;
70 int ret;
Siva Durga Prasad Paladugucce0cb02018-05-31 15:10:22 +053071 struct fpga_secure_info fpga_sec_info;
72
73 memset(&fpga_sec_info, 0, sizeof(fpga_sec_info));
wdenk4a9cbbe2002-08-27 09:48:53 +000074
Michal Simekc1fd3122018-06-05 15:14:39 +020075 if (argc < 5) {
76 debug("fpga: incorrect parameters passed\n");
Siva Durga Prasad Paladugu8f039b12018-05-31 15:10:21 +053077 return CMD_RET_USAGE;
78 }
79
Michal Simekc1fd3122018-06-05 15:14:39 +020080 if (argc == 6)
81 fpga_sec_info.userkey_addr = (u8 *)(uintptr_t)
82 simple_strtoull(argv[5],
83 NULL, 16);
84 else
85 /*
86 * If 6th parameter is not passed then do_fpga_check_params
87 * will get 5 instead of expected 6 which means that function
88 * return CMD_RET_USAGE. Increase number of params +1 to pass
89 * this.
90 */
91 argc++;
Michal Simek2af67462018-05-30 11:18:38 +020092
Michal Simekc1fd3122018-06-05 15:14:39 +020093 fpga_sec_info.encflag = (u8)simple_strtoul(argv[4], NULL, 16);
94 fpga_sec_info.authflag = (u8)simple_strtoul(argv[3], NULL, 16);
Siva Durga Prasad Paladugu8f039b12018-05-31 15:10:21 +053095
Michal Simekc1fd3122018-06-05 15:14:39 +020096 if (fpga_sec_info.authflag >= FPGA_NO_ENC_OR_NO_AUTH &&
97 fpga_sec_info.encflag >= FPGA_NO_ENC_OR_NO_AUTH) {
98 debug("fpga: Use <fpga load> for NonSecure bitstream\n");
99 return CMD_RET_USAGE;
wdenk1ebf41e2004-01-02 14:00:00 +0000100 }
wdenk4a9cbbe2002-08-27 09:48:53 +0000101
Michal Simekc1fd3122018-06-05 15:14:39 +0200102 if (fpga_sec_info.encflag == FPGA_ENC_USR_KEY &&
103 !fpga_sec_info.userkey_addr) {
104 debug("fpga: User key not provided\n");
Michal Simekf4337f32018-05-30 10:04:34 +0200105 return CMD_RET_USAGE;
Stefano Babic67d7f562010-10-19 09:22:52 +0200106 }
107
Michal Simekc1fd3122018-06-05 15:14:39 +0200108 ret = do_fpga_check_params(&dev, &fpga_data, &data_size,
109 cmdtp, argc, argv);
110 if (ret)
111 return ret;
Stefan Roese5f1cf2d2006-08-15 14:15:51 +0200112
Michal Simekc1fd3122018-06-05 15:14:39 +0200113 return fpga_loads(dev, (void *)fpga_data, data_size, &fpga_sec_info);
wdenk4a9cbbe2002-08-27 09:48:53 +0000114}
Michal Simekc1fd3122018-06-05 15:14:39 +0200115#endif
Michal Simeke2846782018-06-04 15:51:16 +0200116
117#if defined(CONFIG_CMD_FPGA_LOADFS)
118static int do_fpga_loadfs(cmd_tbl_t *cmdtp, int flag, int argc,
119 char *const argv[])
120{
121 size_t data_size = 0;
122 long fpga_data, dev;
123 int ret;
124 fpga_fs_info fpga_fsinfo;
125
126 ret = do_fpga_check_params(&dev, &fpga_data, &data_size,
127 cmdtp, argc, argv);
128 if (ret)
129 return ret;
130
131 fpga_fsinfo.fstype = FS_TYPE_ANY;
132 fpga_fsinfo.blocksize = (unsigned int)simple_strtoul(argv[3], NULL, 16);
133 fpga_fsinfo.interface = argv[4];
134 fpga_fsinfo.dev_part = argv[5];
135 fpga_fsinfo.filename = argv[6];
136
137 return fpga_fsload(dev, (void *)fpga_data, data_size, &fpga_fsinfo);
138}
139#endif
wdenk4a9cbbe2002-08-27 09:48:53 +0000140
Michal Simek02d95c02018-06-04 14:57:34 +0200141static int do_fpga_info(cmd_tbl_t *cmdtp, int flag, int argc,
142 char * const argv[])
143{
144 long dev = do_fpga_get_device(argv[0]);
145
146 return fpga_info(dev);
147}
148
Michal Simek6f6be6f2018-06-04 15:51:23 +0200149static int do_fpga_dump(cmd_tbl_t *cmdtp, int flag, int argc,
150 char * const argv[])
151{
152 size_t data_size = 0;
153 long fpga_data, dev;
154 int ret;
155
156 ret = do_fpga_check_params(&dev, &fpga_data, &data_size,
157 cmdtp, argc, argv);
158 if (ret)
159 return ret;
160
161 return fpga_dump(dev, (void *)fpga_data, data_size);
162}
163
164static int do_fpga_load(cmd_tbl_t *cmdtp, int flag, int argc,
165 char * const argv[])
166{
167 size_t data_size = 0;
168 long fpga_data, dev;
169 int ret;
170
171 ret = do_fpga_check_params(&dev, &fpga_data, &data_size,
172 cmdtp, argc, argv);
173 if (ret)
174 return ret;
175
176 return fpga_load(dev, (void *)fpga_data, data_size, BIT_FULL);
177}
178
179static int do_fpga_loadb(cmd_tbl_t *cmdtp, int flag, int argc,
180 char * const argv[])
181{
182 size_t data_size = 0;
183 long fpga_data, dev;
184 int ret;
185
186 ret = do_fpga_check_params(&dev, &fpga_data, &data_size,
187 cmdtp, argc, argv);
188 if (ret)
189 return ret;
190
191 return fpga_loadbitstream(dev, (void *)fpga_data, data_size, BIT_FULL);
192}
193
194#if defined(CONFIG_CMD_FPGA_LOADP)
195static int do_fpga_loadp(cmd_tbl_t *cmdtp, int flag, int argc,
196 char * const argv[])
197{
198 size_t data_size = 0;
199 long fpga_data, dev;
200 int ret;
201
202 ret = do_fpga_check_params(&dev, &fpga_data, &data_size,
203 cmdtp, argc, argv);
204 if (ret)
205 return ret;
206
207 return fpga_load(dev, (void *)fpga_data, data_size, BIT_PARTIAL);
208}
209#endif
210
211#if defined(CONFIG_CMD_FPGA_LOADBP)
212static int do_fpga_loadbp(cmd_tbl_t *cmdtp, int flag, int argc,
213 char * const argv[])
214{
215 size_t data_size = 0;
216 long fpga_data, dev;
217 int ret;
218
219 ret = do_fpga_check_params(&dev, &fpga_data, &data_size,
220 cmdtp, argc, argv);
221 if (ret)
222 return ret;
223
224 return fpga_loadbitstream(dev, (void *)fpga_data, data_size,
225 BIT_PARTIAL);
226}
227#endif
228
Michal Simek4aeae102018-06-04 16:15:58 +0200229#if defined(CONFIG_CMD_FPGA_LOADMK)
230static int do_fpga_loadmk(cmd_tbl_t *cmdtp, int flag, int argc,
231 char * const argv[])
232{
233 size_t data_size = 0;
234 void *fpga_data = NULL;
235#if defined(CONFIG_FIT)
236 const char *fit_uname = NULL;
237 ulong fit_addr;
238#endif
239 ulong dev = do_fpga_get_device(argv[0]);
240 char *datastr = env_get("fpgadata");
241
Michal Simek19942472018-07-26 15:33:51 +0200242 debug("fpga: argc %x, dev %lx, datastr %s\n", argc, dev, datastr);
243
244 if (dev == FPGA_INVALID_DEVICE) {
245 debug("fpga: Invalid fpga device\n");
246 return CMD_RET_USAGE;
247 }
248
249 if (argc == 0 && !datastr) {
250 debug("fpga: No datastr passed\n");
251 return CMD_RET_USAGE;
252 }
Michal Simek4aeae102018-06-04 16:15:58 +0200253
254 if (argc == 2) {
Michal Simek19942472018-07-26 15:33:51 +0200255 datastr = argv[1];
256 debug("fpga: Full command with two args\n");
257 } else if (argc == 1 && !datastr) {
258 debug("fpga: Dev is setup - fpgadata passed\n");
259 datastr = argv[0];
260 }
261
Michal Simek4aeae102018-06-04 16:15:58 +0200262#if defined(CONFIG_FIT)
Michal Simek19942472018-07-26 15:33:51 +0200263 if (fit_parse_subimage(datastr, (ulong)fpga_data,
264 &fit_addr, &fit_uname)) {
265 fpga_data = (void *)fit_addr;
266 debug("* fpga: subimage '%s' from FIT image ",
267 fit_uname);
268 debug("at 0x%08lx\n", fit_addr);
269 } else
Michal Simek4aeae102018-06-04 16:15:58 +0200270#endif
Michal Simek19942472018-07-26 15:33:51 +0200271 {
272 fpga_data = (void *)simple_strtoul(datastr, NULL, 16);
273 debug("* fpga: cmdline image address = 0x%08lx\n",
274 (ulong)fpga_data);
275 }
276 debug("%s: fpga_data = 0x%lx\n", __func__, (ulong)fpga_data);
277 if (!fpga_data) {
278 puts("Zero fpga_data address\n");
279 return CMD_RET_USAGE;
Michal Simek4aeae102018-06-04 16:15:58 +0200280 }
281
282 switch (genimg_get_format(fpga_data)) {
Tom Rinic220bd92019-05-23 07:14:07 -0400283#if defined(CONFIG_LEGACY_IMAGE_FORMAT)
Michal Simek4aeae102018-06-04 16:15:58 +0200284 case IMAGE_FORMAT_LEGACY:
285 {
286 image_header_t *hdr = (image_header_t *)fpga_data;
287 ulong data;
288 u8 comp;
289
290 comp = image_get_comp(hdr);
291 if (comp == IH_COMP_GZIP) {
292#if defined(CONFIG_GZIP)
293 ulong image_buf = image_get_data(hdr);
294 ulong image_size = ~0UL;
295
296 data = image_get_load(hdr);
297
298 if (gunzip((void *)data, ~0UL, (void *)image_buf,
299 &image_size) != 0) {
300 puts("GUNZIP: error\n");
Michal Simekec2e3dc2018-06-05 16:43:38 +0200301 return CMD_RET_FAILURE;
Michal Simek4aeae102018-06-04 16:15:58 +0200302 }
303 data_size = image_size;
304#else
305 puts("Gunzip image is not supported\n");
306 return 1;
307#endif
308 } else {
309 data = (ulong)image_get_data(hdr);
310 data_size = image_get_data_size(hdr);
311 }
312 return fpga_load(dev, (void *)data, data_size,
313 BIT_FULL);
314 }
315#endif
316#if defined(CONFIG_FIT)
317 case IMAGE_FORMAT_FIT:
318 {
319 const void *fit_hdr = (const void *)fpga_data;
320 int noffset;
321 const void *fit_data;
322
323 if (!fit_uname) {
324 puts("No FIT subimage unit name\n");
Michal Simekec2e3dc2018-06-05 16:43:38 +0200325 return CMD_RET_FAILURE;
Michal Simek4aeae102018-06-04 16:15:58 +0200326 }
327
328 if (!fit_check_format(fit_hdr)) {
329 puts("Bad FIT image format\n");
Michal Simekec2e3dc2018-06-05 16:43:38 +0200330 return CMD_RET_FAILURE;
Michal Simek4aeae102018-06-04 16:15:58 +0200331 }
332
333 /* get fpga component image node offset */
334 noffset = fit_image_get_node(fit_hdr, fit_uname);
335 if (noffset < 0) {
336 printf("Can't find '%s' FIT subimage\n", fit_uname);
Michal Simekec2e3dc2018-06-05 16:43:38 +0200337 return CMD_RET_FAILURE;
Michal Simek4aeae102018-06-04 16:15:58 +0200338 }
339
340 /* verify integrity */
341 if (!fit_image_verify(fit_hdr, noffset)) {
342 puts("Bad Data Hash\n");
Michal Simekec2e3dc2018-06-05 16:43:38 +0200343 return CMD_RET_FAILURE;
Michal Simek4aeae102018-06-04 16:15:58 +0200344 }
345
Tien Fong Chee3e8ebc22019-02-12 20:41:34 +0800346 /* get fpga subimage/external data address and length */
347 if (fit_image_get_data_and_size(fit_hdr, noffset,
348 &fit_data, &data_size)) {
Michal Simek4aeae102018-06-04 16:15:58 +0200349 puts("Fpga subimage data not found\n");
Michal Simekec2e3dc2018-06-05 16:43:38 +0200350 return CMD_RET_FAILURE;
Michal Simek4aeae102018-06-04 16:15:58 +0200351 }
352
353 return fpga_load(dev, fit_data, data_size, BIT_FULL);
354 }
355#endif
356 default:
357 puts("** Unknown image type\n");
Michal Simekec2e3dc2018-06-05 16:43:38 +0200358 return CMD_RET_FAILURE;
Michal Simek4aeae102018-06-04 16:15:58 +0200359 }
360}
361#endif
362
Michal Simek9933c362018-06-04 14:55:20 +0200363static cmd_tbl_t fpga_commands[] = {
Michal Simek02d95c02018-06-04 14:57:34 +0200364 U_BOOT_CMD_MKENT(info, 1, 1, do_fpga_info, "", ""),
Michal Simek6f6be6f2018-06-04 15:51:23 +0200365 U_BOOT_CMD_MKENT(dump, 3, 1, do_fpga_dump, "", ""),
366 U_BOOT_CMD_MKENT(load, 3, 1, do_fpga_load, "", ""),
367 U_BOOT_CMD_MKENT(loadb, 3, 1, do_fpga_loadb, "", ""),
368#if defined(CONFIG_CMD_FPGA_LOADP)
369 U_BOOT_CMD_MKENT(loadp, 3, 1, do_fpga_loadp, "", ""),
370#endif
371#if defined(CONFIG_CMD_FPGA_LOADBP)
372 U_BOOT_CMD_MKENT(loadbp, 3, 1, do_fpga_loadbp, "", ""),
373#endif
Michal Simeke2846782018-06-04 15:51:16 +0200374#if defined(CONFIG_CMD_FPGA_LOADFS)
375 U_BOOT_CMD_MKENT(loadfs, 7, 1, do_fpga_loadfs, "", ""),
376#endif
Michal Simek4aeae102018-06-04 16:15:58 +0200377#if defined(CONFIG_CMD_FPGA_LOADMK)
378 U_BOOT_CMD_MKENT(loadmk, 2, 1, do_fpga_loadmk, "", ""),
379#endif
Michal Simekc1fd3122018-06-05 15:14:39 +0200380#if defined(CONFIG_CMD_FPGA_LOAD_SECURE)
381 U_BOOT_CMD_MKENT(loads, 6, 1, do_fpga_loads, "", ""),
382#endif
Michal Simek9933c362018-06-04 14:55:20 +0200383};
384
385static int do_fpga_wrapper(cmd_tbl_t *cmdtp, int flag, int argc,
386 char *const argv[])
387{
388 cmd_tbl_t *fpga_cmd;
389 int ret;
390
391 if (argc < 2)
392 return CMD_RET_USAGE;
393
394 fpga_cmd = find_cmd_tbl(argv[1], fpga_commands,
395 ARRAY_SIZE(fpga_commands));
Michal Simek9933c362018-06-04 14:55:20 +0200396 if (!fpga_cmd) {
397 debug("fpga: non existing command\n");
398 return CMD_RET_USAGE;
399 }
400
401 argc -= 2;
402 argv += 2;
403
404 if (argc > fpga_cmd->maxargs) {
405 debug("fpga: more parameters passed\n");
406 return CMD_RET_USAGE;
407 }
408
409 ret = fpga_cmd->cmd(fpga_cmd, flag, argc, argv);
410
411 return cmd_process_error(fpga_cmd, ret);
412}
413
Siva Durga Prasad Paladugucce0cb02018-05-31 15:10:22 +0530414#if defined(CONFIG_CMD_FPGA_LOADFS) || defined(CONFIG_CMD_FPGA_LOAD_SECURE)
Michal Simek9933c362018-06-04 14:55:20 +0200415U_BOOT_CMD(fpga, 9, 1, do_fpga_wrapper,
Siva Durga Prasad Paladugu9112b4c2014-03-14 16:35:37 +0530416#else
Michal Simek9933c362018-06-04 14:55:20 +0200417U_BOOT_CMD(fpga, 6, 1, do_fpga_wrapper,
Siva Durga Prasad Paladugu9112b4c2014-03-14 16:35:37 +0530418#endif
Michal Simeka888af72013-04-26 13:10:07 +0200419 "loadable FPGA image support",
420 "[operation type] [device number] [image address] [image size]\n"
421 "fpga operations:\n"
Michal Simek70da5922015-01-26 08:52:27 +0100422 " dump\t[dev] [address] [size]\tLoad device to memory buffer\n"
Michal Simeka888af72013-04-26 13:10:07 +0200423 " info\t[dev]\t\t\tlist known device information\n"
424 " load\t[dev] [address] [size]\tLoad device from memory buffer\n"
Michal Simek64c70982014-05-02 13:43:39 +0200425#if defined(CONFIG_CMD_FPGA_LOADP)
426 " loadp\t[dev] [address] [size]\t"
427 "Load device from memory buffer with partial bitstream\n"
428#endif
Michal Simeka888af72013-04-26 13:10:07 +0200429 " loadb\t[dev] [address] [size]\t"
430 "Load device from bitstream buffer (Xilinx only)\n"
Michal Simek64c70982014-05-02 13:43:39 +0200431#if defined(CONFIG_CMD_FPGA_LOADBP)
432 " loadbp\t[dev] [address] [size]\t"
433 "Load device from bitstream buffer with partial bitstream"
434 "(Xilinx only)\n"
435#endif
Siva Durga Prasad Paladugu9112b4c2014-03-14 16:35:37 +0530436#if defined(CONFIG_CMD_FPGA_LOADFS)
437 "Load device from filesystem (FAT by default) (Xilinx only)\n"
438 " loadfs [dev] [address] [image size] [blocksize] <interface>\n"
439 " [<dev[:part]>] <filename>\n"
440#endif
Siva Durga Prasad Paladuguadc11de2014-03-14 16:35:38 +0530441#if defined(CONFIG_CMD_FPGA_LOADMK)
Michal Simeka888af72013-04-26 13:10:07 +0200442 " loadmk [dev] [address]\tLoad device generated with mkimage"
Marian Balakowiczd79162d2008-03-12 10:33:01 +0100443#if defined(CONFIG_FIT)
Michal Simeka888af72013-04-26 13:10:07 +0200444 "\n"
445 "\tFor loadmk operating on FIT format uImage address must include\n"
446 "\tsubimage unit name in the form of addr:<subimg_uname>"
Marian Balakowiczd79162d2008-03-12 10:33:01 +0100447#endif
Siva Durga Prasad Paladuguadc11de2014-03-14 16:35:38 +0530448#endif
Siva Durga Prasad Paladugucce0cb02018-05-31 15:10:22 +0530449#if defined(CONFIG_CMD_FPGA_LOAD_SECURE)
450 "Load encrypted bitstream (Xilinx only)\n"
451 " loads [dev] [address] [size] [auth-OCM-0/DDR-1/noauth-2]\n"
452 " [enc-devkey(0)/userkey(1)/nenc(2) [Userkey address]\n"
453 "Loads the secure bistreams(authenticated/encrypted/both\n"
454 "authenticated and encrypted) of [size] from [address].\n"
455 "The auth-OCM/DDR flag specifies to perform authentication\n"
456 "in OCM or in DDR. 0 for OCM, 1 for DDR, 2 for no authentication.\n"
457 "The enc flag specifies which key to be used for decryption\n"
458 "0-device key, 1-user key, 2-no encryption.\n"
459 "The optional Userkey address specifies from which address key\n"
460 "has to be used for decryption if user key is selected.\n"
461 "NOTE: the sceure bitstream has to be created using xilinx\n"
462 "bootgen tool only.\n"
463#endif
Marian Balakowiczd79162d2008-03-12 10:33:01 +0100464);