blob: aa790ab54c31fcad73a6cba8ca837fe94ada30e2 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Wang Huan8ce6bec2014-09-05 13:52:34 +08002/*
3 * Copyright 2014, Freescale Semiconductor
Wang Huan8ce6bec2014-09-05 13:52:34 +08004 */
5
6#ifndef _ASM_ARMV7_LS102XA_CONFIG_
7#define _ASM_ARMV7_LS102XA_CONFIG_
8
Wang Huan8ce6bec2014-09-05 13:52:34 +08009#define OCRAM_BASE_ADDR 0x10000000
Hongbo Zhang912b3812016-07-21 18:09:39 +080010#define OCRAM_SIZE 0x00010000
Xiubo Li563e3ce2014-11-21 17:40:57 +080011#define OCRAM_BASE_S_ADDR 0x10010000
12#define OCRAM_S_SIZE 0x00010000
Wang Huan8ce6bec2014-09-05 13:52:34 +080013
chenhui zhao0c789872014-10-22 18:20:22 +080014#define CONFIG_SYS_DCSRBAR 0x20000000
Wang Huan8ce6bec2014-09-05 13:52:34 +080015
Alison Wangab98bb52014-12-09 17:38:14 +080016#define CONFIG_SYS_DCSR_DCFG_ADDR (CONFIG_SYS_DCSRBAR + 0x00220000)
York Sun48d55ac2016-09-26 08:09:30 -070017#define SYS_FSL_DCSR_RCPM_ADDR (CONFIG_SYS_DCSRBAR + 0x00222000)
Alison Wangab98bb52014-12-09 17:38:14 +080018
York Sun48d55ac2016-09-26 08:09:30 -070019#define SYS_FSL_GIC_ADDR (CONFIG_SYS_IMMR + 0x00400000)
Wang Huan8ce6bec2014-09-05 13:52:34 +080020#define CONFIG_SYS_FSL_DDR_ADDR (CONFIG_SYS_IMMR + 0x00080000)
Xiubo Li54de0652014-11-21 17:40:58 +080021#define CONFIG_SYS_FSL_CSU_ADDR (CONFIG_SYS_IMMR + 0x00510000)
Wang Huan8ce6bec2014-09-05 13:52:34 +080022#define CONFIG_SYS_IFC_ADDR (CONFIG_SYS_IMMR + 0x00530000)
23#define CONFIG_SYS_FSL_ESDHC_ADDR (CONFIG_SYS_IMMR + 0x00560000)
24#define CONFIG_SYS_FSL_SCFG_ADDR (CONFIG_SYS_IMMR + 0x00570000)
Ruchika Gupta901ae762014-10-15 11:39:06 +053025#define CONFIG_SYS_FSL_SEC_ADDR (CONFIG_SYS_IMMR + 0x700000)
26#define CONFIG_SYS_FSL_JR0_ADDR (CONFIG_SYS_IMMR + 0x710000)
gaurav rana8b5ea652015-02-27 09:46:17 +053027#define CONFIG_SYS_SEC_MON_ADDR (CONFIG_SYS_IMMR + 0x00e90000)
28#define CONFIG_SYS_SFP_ADDR (CONFIG_SYS_IMMR + 0x00e80200)
Wang Huan8ce6bec2014-09-05 13:52:34 +080029#define CONFIG_SYS_FSL_SERDES_ADDR (CONFIG_SYS_IMMR + 0x00ea0000)
30#define CONFIG_SYS_FSL_GUTS_ADDR (CONFIG_SYS_IMMR + 0x00ee0000)
31#define CONFIG_SYS_FSL_LS1_CLK_ADDR (CONFIG_SYS_IMMR + 0x00ee1000)
Hongbo Zhang4f6e6102016-07-21 18:09:38 +080032#define CONFIG_SYS_FSL_RCPM_ADDR (CONFIG_SYS_IMMR + 0x00ee2000)
Wang Huan8ce6bec2014-09-05 13:52:34 +080033#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x011c0500)
34#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x011d0500)
Wang Huan4779d4a2014-09-05 13:52:48 +080035#define CONFIG_SYS_DCU_ADDR (CONFIG_SYS_IMMR + 0x01ce0000)
Rajesh Bhagat386f2e42016-06-07 18:59:34 +053036#define CONFIG_SYS_XHCI_USB1_ADDR (CONFIG_SYS_IMMR + 0x02100000)
Wang Huan8ce6bec2014-09-05 13:52:34 +080037
Alison Wanga825bb32015-01-16 17:21:34 +080038#define CONFIG_SYS_FSL_SEC_OFFSET 0x00700000
Alex Porosanu177fca82016-04-29 15:17:58 +030039#define CONFIG_SYS_FSL_JR0_OFFSET 0x00710000
Wang Huan8ce6bec2014-09-05 13:52:34 +080040#define CONFIG_SYS_TSEC1_OFFSET 0x01d10000
41#define CONFIG_SYS_TSEC2_OFFSET 0x01d50000
42#define CONFIG_SYS_TSEC3_OFFSET 0x01d90000
43#define CONFIG_SYS_MDIO1_OFFSET 0x01d24000
44
45#define TSEC_BASE_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_TSEC1_OFFSET)
46#define MDIO_BASE_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MDIO1_OFFSET)
47
48#define SCTR_BASE_ADDR (CONFIG_SYS_IMMR + 0x01b00000)
49
50#define I2C1_BASE_ADDR (CONFIG_SYS_IMMR + 0x01180000)
51#define I2C2_BASE_ADDR (CONFIG_SYS_IMMR + 0x01190000)
52#define I2C3_BASE_ADDR (CONFIG_SYS_IMMR + 0x011a0000)
53
54#define WDOG1_BASE_ADDR (CONFIG_SYS_IMMR + 0x01ad0000)
55
56#define QSPI0_BASE_ADDR (CONFIG_SYS_IMMR + 0x00550000)
57#define DSPI1_BASE_ADDR (CONFIG_SYS_IMMR + 0x01100000)
58
59#define LPUART_BASE (CONFIG_SYS_IMMR + 0x01950000)
60
Minghuan Liana4d6b612014-10-31 13:43:44 +080061#define CONFIG_SYS_PCIE1_ADDR (CONFIG_SYS_IMMR + 0x2400000)
62#define CONFIG_SYS_PCIE2_ADDR (CONFIG_SYS_IMMR + 0x2500000)
63
Minghuan Lian6c9afed2015-01-21 17:29:17 +080064#define CONFIG_SYS_PCIE1_PHYS_BASE 0x4000000000ULL
65#define CONFIG_SYS_PCIE2_PHYS_BASE 0x4800000000ULL
66#define CONFIG_SYS_PCIE1_VIRT_ADDR 0x24000000UL
67#define CONFIG_SYS_PCIE2_VIRT_ADDR 0x34000000UL
68#define CONFIG_SYS_PCIE_MMAP_SIZE (192 * 1024 * 1024) /* 192M */
69/*
70 * TLB will map VIRT_ADDR to (PHYS_BASE + VIRT_ADDR)
71 * So 40bit PCIe PHY addr can directly be converted to a 32bit virtual addr.
72 */
73#define CONFIG_SYS_PCIE1_PHYS_ADDR (CONFIG_SYS_PCIE1_PHYS_BASE + \
74 CONFIG_SYS_PCIE1_VIRT_ADDR)
75#define CONFIG_SYS_PCIE2_PHYS_ADDR (CONFIG_SYS_PCIE2_PHYS_BASE + \
76 CONFIG_SYS_PCIE2_VIRT_ADDR)
77
tang yuantian9f51db22015-10-16 16:06:05 +080078/* SATA */
79#define AHCI_BASE_ADDR (CONFIG_SYS_IMMR + 0x02200000)
Wang Huan8ce6bec2014-09-05 13:52:34 +080080#ifdef CONFIG_DDR_SPD
Wang Huan8ce6bec2014-09-05 13:52:34 +080081#define CONFIG_VERY_BIG_RAM
Wang Huan8ce6bec2014-09-05 13:52:34 +080082#define CONFIG_SYS_LS1_DDR_BLOCK1_SIZE ((phys_size_t)2 << 30)
83#define CONFIG_MAX_MEM_MAPPED CONFIG_SYS_LS1_DDR_BLOCK1_SIZE
84#endif
85
86#define CONFIG_SYS_FSL_IFC_BE
87#define CONFIG_SYS_FSL_ESDHC_BE
88#define CONFIG_SYS_FSL_WDOG_BE
89#define CONFIG_SYS_FSL_DSPI_BE
gaurav rana8b5ea652015-02-27 09:46:17 +053090#define CONFIG_SYS_FSL_SEC_MON_LE
gaurav rana8b5ea652015-02-27 09:46:17 +053091#define CONFIG_SYS_FSL_SFP_VER_3_2
92#define CONFIG_SYS_FSL_SFP_BE
93#define CONFIG_SYS_FSL_SRK_LE
Wang Huan4779d4a2014-09-05 13:52:48 +080094
95#define DCU_LAYER_MAX_NUM 16
Wang Huan8ce6bec2014-09-05 13:52:34 +080096
York Sunc4f047c2017-03-27 11:41:03 -070097#ifdef CONFIG_ARCH_LS1021A
Alex Porosanub4848d02016-04-29 15:17:59 +030098#define CONFIG_SYS_FSL_MAX_NUM_OF_SEC 1
Wang Huan8ce6bec2014-09-05 13:52:34 +080099#else
100#error SoC not defined
101#endif
102
Alison Wang92fc30d2014-12-26 13:14:01 +0800103#define FSL_IFC_COMPAT "fsl,ifc"
Alison Wang88a931f2016-02-29 14:50:20 +0800104#define FSL_QSPI_COMPAT "fsl,ls1021a-qspi"
105#define FSL_DSPI_COMPAT "fsl,ls1021a-v1.0-dspi"
Alison Wang92fc30d2014-12-26 13:14:01 +0800106
Wang Huan8ce6bec2014-09-05 13:52:34 +0800107#endif /* _ASM_ARMV7_LS102XA_CONFIG_ */