blob: 5c54bad4964f86d3c0bc1a899b27ba572e933c78 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -05002/*
Kumar Galaad4e9d42011-01-04 17:57:59 -06003 * Copyright 2004, 2007, 2010-2011 Freescale Semiconductor.
Biwen Li037fa1a2020-05-01 20:56:37 +08004 * Copyright 2020 NXP
Jon Loeliger77a4f6e2005-07-25 14:05:07 -05005 */
6
7/*
8 * mpc8548cds board configuration file
9 *
10 * Please refer to doc/README.mpc85xxcds for more info.
11 *
12 */
13#ifndef __CONFIG_H
14#define __CONFIG_H
15
Kumar Galaad4e9d42011-01-04 17:57:59 -060016#define CONFIG_SYS_SRIO
17#define CONFIG_SRIO1 /* SRIO port 1 */
18
Ed Swarthout95ae0a02007-07-27 01:50:52 -050019#define CONFIG_PCI1 /* PCI controller 1 */
Robert P. J. Daya8099812016-05-03 19:52:49 -040020#define CONFIG_PCIE1 /* PCIE controller 1 (slot 1) */
Ed Swarthout95ae0a02007-07-27 01:50:52 -050021#undef CONFIG_PCI2
Kumar Gala7738d5c2008-10-21 11:33:58 -050022#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Ed Swarthout95ae0a02007-07-27 01:50:52 -050023
Ed Swarthout95ae0a02007-07-27 01:50:52 -050024#define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050025
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050026#ifndef __ASSEMBLY__
Simon Glassfb64e362020-05-10 11:40:09 -060027#include <linux/stringify.h>
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050028extern unsigned long get_clock_freq(void);
29#endif
30#define CONFIG_SYS_CLK_FREQ get_clock_freq() /* sysclk for MPC85xx */
31
32/*
33 * These can be toggled for performance analysis, otherwise use default.
34 */
Ed Swarthout95ae0a02007-07-27 01:50:52 -050035#define CONFIG_L2_CACHE /* toggle L2 cache */
36#define CONFIG_BTB /* toggle branch predition */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050037
38/*
39 * Only possible on E500 Version 2 or newer cores.
40 */
41#define CONFIG_ENABLE_36BIT_PHYS 1
42
Timur Tabid8f341c2011-08-04 18:03:41 -050043#define CONFIG_SYS_CCSRBAR 0xe0000000
44#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050045
Jon Loeligerc378bae2008-03-18 13:51:06 -050046/* DDR Setup */
Jon Loeligerc378bae2008-03-18 13:51:06 -050047#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
Jon Loeligerc378bae2008-03-18 13:51:06 -050048
Jon Loeligerc378bae2008-03-18 13:51:06 -050049#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
50
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020051#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
52#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050053
Jon Loeligerc378bae2008-03-18 13:51:06 -050054#define CONFIG_DIMM_SLOTS_PER_CTLR 1
55#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050056
Jon Loeligerc378bae2008-03-18 13:51:06 -050057/* I2C addresses of SPD EEPROMs */
58#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
59
60/* Make sure required options are set */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050061#ifndef CONFIG_SPD_EEPROM
62#error ("CONFIG_SPD_EEPROM is required")
63#endif
64
chenhui zhaoe97171e2011-10-13 13:40:59 +080065/*
66 * Physical Address Map
67 *
68 * 32bit:
69 * 0x0000_0000 0x7fff_ffff DDR 2G cacheable
70 * 0x8000_0000 0x9fff_ffff PCI1 MEM 512M cacheable
71 * 0xa000_0000 0xbfff_ffff PCIe MEM 512M cacheable
72 * 0xc000_0000 0xdfff_ffff RapidIO 512M cacheable
73 * 0xe000_0000 0xe00f_ffff CCSR 1M non-cacheable
74 * 0xe200_0000 0xe20f_ffff PCI1 IO 1M non-cacheable
75 * 0xe300_0000 0xe30f_ffff PCIe IO 1M non-cacheable
76 * 0xf000_0000 0xf3ff_ffff SDRAM 64M cacheable
77 * 0xf800_0000 0xf80f_ffff NVRAM/CADMUS 1M non-cacheable
78 * 0xff00_0000 0xff7f_ffff FLASH (2nd bank) 8M non-cacheable
79 * 0xff80_0000 0xffff_ffff FLASH (boot bank) 8M non-cacheable
80 *
chenhui zhaoa9dd52d2011-10-13 13:41:00 +080081 * 36bit:
82 * 0x00000_0000 0x07fff_ffff DDR 2G cacheable
83 * 0xc0000_0000 0xc1fff_ffff PCI1 MEM 512M cacheable
84 * 0xc2000_0000 0xc3fff_ffff PCIe MEM 512M cacheable
85 * 0xc4000_0000 0xc5fff_ffff RapidIO 512M cacheable
86 * 0xfe000_0000 0xfe00f_ffff CCSR 1M non-cacheable
87 * 0xfe200_0000 0xfe20f_ffff PCI1 IO 1M non-cacheable
88 * 0xfe300_0000 0xfe30f_ffff PCIe IO 1M non-cacheable
89 * 0xff000_0000 0xff3ff_ffff SDRAM 64M cacheable
90 * 0xff800_0000 0xff80f_ffff NVRAM/CADMUS 1M non-cacheable
91 * 0xfff00_0000 0xfff7f_ffff FLASH (2nd bank) 8M non-cacheable
92 * 0xfff80_0000 0xfffff_ffff FLASH (boot bank) 8M non-cacheable
93 *
chenhui zhaoe97171e2011-10-13 13:40:59 +080094 */
95
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050096/*
97 * Local Bus Definitions
98 */
99
100/*
101 * FLASH on the Local Bus
102 * Two banks, 8M each, using the CFI driver.
103 * Boot from BR0/OR0 bank at 0xff00_0000
104 * Alternate BR1/OR1 bank at 0xff80_0000
105 *
106 * BR0, BR1:
107 * Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0
108 * Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0
109 * Port Size = 16 bits = BRx[19:20] = 10
110 * Use GPCM = BRx[24:26] = 000
111 * Valid = BRx[31] = 1
112 *
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500113 * 0 4 8 12 16 20 24 28
114 * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001 BR0
115 * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001 BR1
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500116 *
117 * OR0, OR1:
118 * Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0
119 * Reserved ORx[17:18] = 11, confusion here?
120 * CSNT = ORx[20] = 1
121 * ACS = half cycle delay = ORx[21:22] = 11
122 * SCY = 6 = ORx[24:27] = 0110
123 * TRLX = use relaxed timing = ORx[29] = 1
124 * EAD = use external address latch delay = OR[31] = 1
125 *
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500126 * 0 4 8 12 16 20 24 28
127 * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 ORx
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500128 */
129
chenhui zhaoe97171e2011-10-13 13:40:59 +0800130#define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 16M */
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800131#ifdef CONFIG_PHYS_64BIT
132#define CONFIG_SYS_FLASH_BASE_PHYS 0xfff000000ull
133#else
chenhui zhaoe97171e2011-10-13 13:40:59 +0800134#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800135#endif
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500136
chenhui zhaoe97171e2011-10-13 13:40:59 +0800137#define CONFIG_SYS_BR0_PRELIM \
Timur Tabib56570c2012-07-06 07:39:26 +0000138 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x800000) | BR_PS_16 | BR_V)
chenhui zhaoe97171e2011-10-13 13:40:59 +0800139#define CONFIG_SYS_BR1_PRELIM \
140 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500141
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200142#define CONFIG_SYS_OR0_PRELIM 0xff806e65
143#define CONFIG_SYS_OR1_PRELIM 0xff806e65
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500144
chenhui zhaoe97171e2011-10-13 13:40:59 +0800145#define CONFIG_SYS_FLASH_BANKS_LIST \
146 {CONFIG_SYS_FLASH_BASE_PHYS + 0x800000, CONFIG_SYS_FLASH_BASE_PHYS}
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200147#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
148#define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
149#undef CONFIG_SYS_FLASH_CHECKSUM
150#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
151#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500152
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200153#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500154
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200155#define CONFIG_SYS_FLASH_EMPTY_INFO
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500156
chenhui zhao3560dbd2011-09-06 16:41:19 +0000157#define CONFIG_HWCONFIG /* enable hwconfig */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500158
159/*
160 * SDRAM on the Local Bus
161 */
chenhui zhaoe97171e2011-10-13 13:40:59 +0800162#define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800163#ifdef CONFIG_PHYS_64BIT
164#define CONFIG_SYS_LBC_SDRAM_BASE_PHYS 0xff0000000ull
165#else
chenhui zhaoe97171e2011-10-13 13:40:59 +0800166#define CONFIG_SYS_LBC_SDRAM_BASE_PHYS CONFIG_SYS_LBC_SDRAM_BASE
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800167#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200168#define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500169
170/*
171 * Base Register 2 and Option Register 2 configure SDRAM.
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200172 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500173 *
174 * For BR2, need:
175 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
176 * port-size = 32-bits = BR2[19:20] = 11
177 * no parity checking = BR2[21:22] = 00
178 * SDRAM for MSEL = BR2[24:26] = 011
179 * Valid = BR[31] = 1
180 *
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500181 * 0 4 8 12 16 20 24 28
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500182 * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
183 *
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200184 * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500185 * FIXME: the top 17 bits of BR2.
186 */
187
chenhui zhaoe97171e2011-10-13 13:40:59 +0800188#define CONFIG_SYS_BR2_PRELIM \
189 (BR_PHYS_ADDR(CONFIG_SYS_LBC_SDRAM_BASE_PHYS) \
190 | BR_PS_32 | (3<<BR_MSEL_SHIFT) | BR_V)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500191
192/*
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200193 * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500194 *
195 * For OR2, need:
196 * 64MB mask for AM, OR2[0:7] = 1111 1100
197 * XAM, OR2[17:18] = 11
198 * 9 columns OR2[19-21] = 010
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500199 * 13 rows OR2[23-25] = 100
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500200 * EAD set for extra time OR[31] = 1
201 *
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500202 * 0 4 8 12 16 20 24 28
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500203 * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
204 */
205
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200206#define CONFIG_SYS_OR2_PRELIM 0xfc006901
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500207
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200208#define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */
209#define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
210#define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
211#define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500212
213/*
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500214 * Common settings for all Local Bus SDRAM commands.
215 * At run time, either BSMA1516 (for CPU 1.1)
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500216 * or BSMA1617 (for CPU 1.0) (old)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500217 * is OR'ed in too.
218 */
Kumar Gala727c6a62009-03-26 01:34:38 -0500219#define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_RFCR16 \
220 | LSDMR_PRETOACT7 \
221 | LSDMR_ACTTORW7 \
222 | LSDMR_BL8 \
223 | LSDMR_WRC4 \
224 | LSDMR_CL3 \
225 | LSDMR_RFEN \
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500226 )
227
228/*
229 * The CADMUS registers are connected to CS3 on CDS.
230 * The new memory map places CADMUS at 0xf8000000.
231 *
232 * For BR3, need:
233 * Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0
234 * port-size = 8-bits = BR[19:20] = 01
235 * no parity checking = BR[21:22] = 00
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500236 * GPMC for MSEL = BR[24:26] = 000
237 * Valid = BR[31] = 1
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500238 *
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500239 * 0 4 8 12 16 20 24 28
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500240 * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801
241 *
242 * For OR3, need:
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500243 * 1 MB mask for AM, OR[0:16] = 1111 1111 1111 0000 0
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500244 * disable buffer ctrl OR[19] = 0
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500245 * CSNT OR[20] = 1
246 * ACS OR[21:22] = 11
247 * XACS OR[23] = 1
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500248 * SCY 15 wait states OR[24:27] = 1111 max is suboptimal but safe
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500249 * SETA OR[28] = 0
250 * TRLX OR[29] = 1
251 * EHTR OR[30] = 1
252 * EAD extra time OR[31] = 1
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500253 *
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500254 * 0 4 8 12 16 20 24 28
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500255 * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7
256 */
257
Jon Loeliger6bcdb402008-03-19 15:02:07 -0500258#define CONFIG_FSL_CADMUS
259
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500260#define CADMUS_BASE_ADDR 0xf8000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800261#ifdef CONFIG_PHYS_64BIT
262#define CADMUS_BASE_ADDR_PHYS 0xff8000000ull
263#else
chenhui zhaoe97171e2011-10-13 13:40:59 +0800264#define CADMUS_BASE_ADDR_PHYS CADMUS_BASE_ADDR
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800265#endif
chenhui zhaoe97171e2011-10-13 13:40:59 +0800266#define CONFIG_SYS_BR3_PRELIM \
267 (BR_PHYS_ADDR(CADMUS_BASE_ADDR_PHYS) | BR_PS_8 | BR_V)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200268#define CONFIG_SYS_OR3_PRELIM 0xfff00ff7
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500269
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200270#define CONFIG_SYS_INIT_RAM_LOCK 1
271#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200272#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500273
Wolfgang Denk0191e472010-10-26 14:34:52 +0200274#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200275#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500276
Hou Zhiqiang8547bb22019-08-20 09:35:35 +0000277#define CONFIG_SYS_MONITOR_LEN (512 * 1024)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500278
279/* Serial Port */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200280#define CONFIG_SYS_NS16550_SERIAL
281#define CONFIG_SYS_NS16550_REG_SIZE 1
282#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500283
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200284#define CONFIG_SYS_BAUDRATE_TABLE \
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500285 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
286
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200287#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
288#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500289
Jon Loeliger43d818f2006-10-20 15:50:15 -0500290/*
291 * I2C
292 */
Igor Opaniukf7c91762021-02-09 13:52:45 +0200293#if !CONFIG_IS_ENABLED(DM_I2C)
Heiko Schocherf2850742012-10-24 13:48:22 +0200294#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
Biwen Li037fa1a2020-05-01 20:56:37 +0800295#else
296#define CONFIG_SYS_SPD_BUS_NUM 0
Biwen Li037fa1a2020-05-01 20:56:37 +0800297#endif
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500298
Timur Tabi0b87d3f2008-07-18 16:52:23 +0200299/* EEPROM */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200300#define CONFIG_SYS_I2C_EEPROM_CCID
Timur Tabi0b87d3f2008-07-18 16:52:23 +0200301
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500302/*
303 * General PCI
Sergei Shtylyov6ffad932006-12-27 22:07:15 +0300304 * Memory space is mapped 1-1, but I/O space must start from 0.
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500305 */
Kumar Galaef43b6e2008-12-02 16:08:39 -0600306#define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800307#ifdef CONFIG_PHYS_64BIT
308#define CONFIG_SYS_PCI1_MEM_BUS 0xe0000000
309#define CONFIG_SYS_PCI1_MEM_PHYS 0xc00000000ull
310#else
Kumar Gala3fe80872008-12-02 16:08:36 -0600311#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
Kumar Galaef43b6e2008-12-02 16:08:39 -0600312#define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800313#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200314#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
Kumar Gala60ff4642008-12-02 16:08:40 -0600315#define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000
Kumar Gala64bb6d12008-12-02 16:08:37 -0600316#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800317#ifdef CONFIG_PHYS_64BIT
318#define CONFIG_SYS_PCI1_IO_PHYS 0xfe2000000ull
319#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200320#define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800321#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200322#define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500323
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500324#ifdef CONFIG_PCIE1
Kumar Galaef43b6e2008-12-02 16:08:39 -0600325#define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800326#ifdef CONFIG_PHYS_64BIT
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800327#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc20000000ull
328#else
Kumar Galaef43b6e2008-12-02 16:08:39 -0600329#define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800330#endif
Kumar Gala60ff4642008-12-02 16:08:40 -0600331#define CONFIG_SYS_PCIE1_IO_VIRT 0xe3000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800332#ifdef CONFIG_PHYS_64BIT
333#define CONFIG_SYS_PCIE1_IO_PHYS 0xfe3000000ull
334#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200335#define CONFIG_SYS_PCIE1_IO_PHYS 0xe3000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800336#endif
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500337#endif
Zang Roy-r61911a5f77dc2006-12-14 14:14:55 +0800338
339/*
340 * RapidIO MMU
341 */
chenhui zhaoe97171e2011-10-13 13:40:59 +0800342#define CONFIG_SYS_SRIO1_MEM_VIRT 0xc0000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800343#ifdef CONFIG_PHYS_64BIT
344#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc40000000ull
345#else
chenhui zhaoe97171e2011-10-13 13:40:59 +0800346#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc0000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800347#endif
Kumar Galaad4e9d42011-01-04 17:57:59 -0600348#define CONFIG_SYS_SRIO1_MEM_SIZE 0x20000000 /* 512M */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500349
Randy Vinson1dfd6d92007-02-27 19:42:22 -0700350#ifdef CONFIG_LEGACY
351#define BRIDGE_ID 17
352#define VIA_ID 2
353#else
354#define BRIDGE_ID 28
355#define VIA_ID 4
356#endif
357
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500358#if defined(CONFIG_PCI)
chenhui zhao3560dbd2011-09-06 16:41:19 +0000359#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500360#endif /* CONFIG_PCI */
361
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500362#if defined(CONFIG_TSEC_ENET)
363
Kim Phillips177e58f2007-05-16 16:52:19 -0500364#define CONFIG_TSEC1 1
365#define CONFIG_TSEC1_NAME "eTSEC0"
366#define CONFIG_TSEC2 1
367#define CONFIG_TSEC2_NAME "eTSEC1"
368#define CONFIG_TSEC3 1
369#define CONFIG_TSEC3_NAME "eTSEC2"
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500370#define CONFIG_TSEC4
Kim Phillips177e58f2007-05-16 16:52:19 -0500371#define CONFIG_TSEC4_NAME "eTSEC3"
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500372#undef CONFIG_MPC85XX_FEC
373
374#define TSEC1_PHY_ADDR 0
375#define TSEC2_PHY_ADDR 1
376#define TSEC3_PHY_ADDR 2
377#define TSEC4_PHY_ADDR 3
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500378
379#define TSEC1_PHYIDX 0
380#define TSEC2_PHYIDX 0
381#define TSEC3_PHYIDX 0
382#define TSEC4_PHYIDX 0
Andy Fleming09b88df2007-08-15 20:03:25 -0500383#define TSEC1_FLAGS TSEC_GIGABIT
384#define TSEC2_FLAGS TSEC_GIGABIT
385#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
386#define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500387
388/* Options are: eTSEC[0-3] */
389#define CONFIG_ETHPRIME "eTSEC0"
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500390#endif /* CONFIG_TSEC_ENET */
391
392/*
393 * Environment
394 */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500395
396#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200397#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500398
Jon Loeligere63319f2007-06-13 13:22:08 -0500399/*
Jon Loeligered26c742007-07-10 09:10:49 -0500400 * BOOTP options
401 */
402#define CONFIG_BOOTP_BOOTFILESIZE
Jon Loeligered26c742007-07-10 09:10:49 -0500403
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500404#undef CONFIG_WATCHDOG /* watchdog disabled */
405
406/*
407 * Miscellaneous configurable options
408 */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500409
410/*
411 * For booting Linux, the board info and command line data
Kumar Gala39ffcc12011-04-28 10:13:41 -0500412 * have to be in the first 64 MB of memory, since this is
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500413 * the maximum mapped by the Linux kernel during initialization.
414 */
Kumar Gala39ffcc12011-04-28 10:13:41 -0500415#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
416#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500417
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500418/*
419 * Environment Configuration
420 */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500421#if defined(CONFIG_TSEC_ENET)
Andy Fleming458c3892007-08-16 16:35:02 -0500422#define CONFIG_HAS_ETH0
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500423#define CONFIG_HAS_ETH1
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500424#define CONFIG_HAS_ETH2
Andy Fleming239e75f2006-09-13 10:34:18 -0500425#define CONFIG_HAS_ETH3
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500426#endif
427
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500428#define CONFIG_IPADDR 192.168.1.253
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500429
Mario Six790d8442018-03-28 14:38:20 +0200430#define CONFIG_HOSTNAME "unknown"
Joe Hershberger257ff782011-10-13 13:03:47 +0000431#define CONFIG_ROOTPATH "/nfsroot"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000432#define CONFIG_BOOTFILE "8548cds/uImage.uboot"
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500433#define CONFIG_UBOOTPATH 8548cds/u-boot.bin /* TFTP server */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500434
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500435#define CONFIG_SERVERIP 192.168.1.1
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500436#define CONFIG_GATEWAYIP 192.168.1.1
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500437#define CONFIG_NETMASK 255.255.255.0
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500438
chenhui zhao3560dbd2011-09-06 16:41:19 +0000439#define CONFIG_EXTRA_ENV_SETTINGS \
440 "hwconfig=fsl_ddr:ecc=off\0" \
441 "netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200442 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
chenhui zhao3560dbd2011-09-06 16:41:19 +0000443 "tftpflash=tftpboot $loadaddr $uboot; " \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200444 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
445 " +$filesize; " \
446 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
447 " +$filesize; " \
448 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
449 " $filesize; " \
450 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
451 " +$filesize; " \
452 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
453 " $filesize\0" \
chenhui zhao3560dbd2011-09-06 16:41:19 +0000454 "consoledev=ttyS1\0" \
455 "ramdiskaddr=2000000\0" \
456 "ramdiskfile=ramdisk.uboot\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500457 "fdtaddr=1e00000\0" \
chenhui zhao3560dbd2011-09-06 16:41:19 +0000458 "fdtfile=mpc8548cds.dtb\0"
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500459
Tom Rini9aed2af2021-08-19 14:29:00 -0400460#define NFSBOOTCOMMAND \
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500461 "setenv bootargs root=/dev/nfs rw " \
462 "nfsroot=$serverip:$rootpath " \
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500463 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500464 "console=$consoledev,$baudrate $othbootargs;" \
465 "tftp $loadaddr $bootfile;" \
Ed Swarthoutf66cbc82007-08-21 09:38:59 -0500466 "tftp $fdtaddr $fdtfile;" \
467 "bootm $loadaddr - $fdtaddr"
Andy Fleming7243f972006-09-13 10:33:35 -0500468
Tom Rini9aed2af2021-08-19 14:29:00 -0400469#define RAMBOOTCOMMAND \
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500470 "setenv bootargs root=/dev/ram rw " \
471 "console=$consoledev,$baudrate $othbootargs;" \
472 "tftp $ramdiskaddr $ramdiskfile;" \
473 "tftp $loadaddr $bootfile;" \
Ed Swarthoutf66cbc82007-08-21 09:38:59 -0500474 "tftp $fdtaddr $fdtfile;" \
475 "bootm $loadaddr $ramdiskaddr $fdtaddr"
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500476
Tom Rini9aed2af2021-08-19 14:29:00 -0400477#define CONFIG_BOOTCOMMAND NFSBOOTCOMMAND
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500478
479#endif /* __CONFIG_H */