blob: 64b82e838810a709dfba8da939eeb62da829f247 [file] [log] [blame]
York Sun7b08d212014-06-23 15:15:56 -07001/*
2 * Copyright (C) 2014 Freescale Semiconductor
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7#ifndef __LS2_COMMON_H
8#define __LS2_COMMON_H
9
York Sun7b08d212014-06-23 15:15:56 -070010
11#define CONFIG_REMAKE_ELF
Mingkai Hu0e58b512015-10-26 19:47:50 +080012#define CONFIG_FSL_LAYERSCAPE
York Sun7b08d212014-06-23 15:15:56 -070013#define CONFIG_FSL_LSCH3
Mingkai Hu0e58b512015-10-26 19:47:50 +080014#define CONFIG_MP
York Sun7b08d212014-06-23 15:15:56 -070015#define CONFIG_GICV3
Bhupesh Sharmaa0c00ff2015-01-06 13:11:21 -080016#define CONFIG_FSL_TZPC_BP147
York Sun7b08d212014-06-23 15:15:56 -070017
Bhupesh Sharma0ec7a282015-01-23 15:50:05 +053018
Prabhakar Kushwaha122bcfd2015-11-09 16:42:07 +053019#include <asm/arch/ls2080a_stream_id.h>
Mingkai Hu0e58b512015-10-26 19:47:50 +080020#include <asm/arch/config.h>
Minghuan Lian0e3a2b92015-03-20 19:28:16 -070021#if (defined(CONFIG_SYS_FSL_SRDS_1) || defined(CONFIG_SYS_FSL_SRDS_2))
22#define CONFIG_SYS_HAS_SERDES
23#endif
24
Mingkai Hu0e58b512015-10-26 19:47:50 +080025/* Link Definitions */
26#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0)
27
Bhupesh Sharma25b8efe2015-03-19 09:20:43 -070028/* We need architecture specific misc initializations */
29#define CONFIG_ARCH_MISC_INIT
30
York Sun7b08d212014-06-23 15:15:56 -070031/* Link Definitions */
Scott Wood8e728cd2015-03-24 13:25:02 -070032#ifdef CONFIG_SPL
33#define CONFIG_SYS_TEXT_BASE 0x80400000
34#else
Prabhakar Kushwaha23931692015-03-20 19:28:06 -070035#define CONFIG_SYS_TEXT_BASE 0x30100000
Scott Wood8e728cd2015-03-24 13:25:02 -070036#endif
York Sun7b08d212014-06-23 15:15:56 -070037
Prabhakar Kushwaha962b2de2014-07-16 09:21:12 +053038#ifdef CONFIG_EMU
York Sun7b08d212014-06-23 15:15:56 -070039#define CONFIG_SYS_NO_FLASH
Prabhakar Kushwaha962b2de2014-07-16 09:21:12 +053040#endif
York Sun7b08d212014-06-23 15:15:56 -070041
42#define CONFIG_SUPPORT_RAW_INITRD
43
44#define CONFIG_SKIP_LOWLEVEL_INIT
45#define CONFIG_BOARD_EARLY_INIT_F 1
46
York Sun7b08d212014-06-23 15:15:56 -070047/* Flat Device Tree Definitions */
48#define CONFIG_OF_LIBFDT
49#define CONFIG_OF_BOARD_SETUP
Scott Wood8ad95e72015-08-31 21:05:49 -050050#define CONFIG_OF_STDOUT_VIA_ALIAS
York Sun7b08d212014-06-23 15:15:56 -070051
52/* new uImage format support */
53#define CONFIG_FIT
54#define CONFIG_FIT_VERBOSE /* enable fit_format_{error,warning}() */
55
Scott Wood8e728cd2015-03-24 13:25:02 -070056#ifndef CONFIG_SPL
York Sun7b08d212014-06-23 15:15:56 -070057#define CONFIG_FSL_DDR_INTERACTIVE /* Interactive debugging */
Scott Wood8e728cd2015-03-24 13:25:02 -070058#endif
York Sun7b08d212014-06-23 15:15:56 -070059#ifndef CONFIG_SYS_FSL_DDR4
60#define CONFIG_SYS_FSL_DDR3 /* Use DDR3 memory */
61#define CONFIG_SYS_DDR_RAW_TIMING
62#endif
York Sun7b08d212014-06-23 15:15:56 -070063
64#define CONFIG_SYS_FSL_DDR_INTLV_256B /* force 256 byte interleaving */
65
Mingkai Hu0e58b512015-10-26 19:47:50 +080066#define CONFIG_VERY_BIG_RAM
York Sun7b08d212014-06-23 15:15:56 -070067#define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL
68#define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY 0
69#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
70#define CONFIG_SYS_DDR_BLOCK2_BASE 0x8080000000ULL
York Sunc7a0e302014-08-13 10:21:05 -070071#define CONFIG_SYS_FSL_DDR_MAIN_NUM_CTRLS 2
72
York Sun290a83a2014-09-08 12:20:01 -070073/*
74 * SMP Definitinos
75 */
76#define CPU_RELEASE_ADDR secondary_boot_func
77
York Sunc7a0e302014-08-13 10:21:05 -070078#define CONFIG_SYS_FSL_OTHER_DDR_NUM_CTRLS
Prabhakar Kushwaha122bcfd2015-11-09 16:42:07 +053079#ifdef CONFIG_SYS_FSL_HAS_DP_DDR
York Sunc7a0e302014-08-13 10:21:05 -070080#define CONFIG_SYS_DP_DDR_BASE 0x6000000000ULL
81/*
82 * DDR controller use 0 as the base address for binding.
83 * It is mapped to CONFIG_SYS_DP_DDR_BASE for core to access.
84 */
85#define CONFIG_SYS_DP_DDR_BASE_PHY 0
86#define CONFIG_DP_DDR_CTRL 2
87#define CONFIG_DP_DDR_NUM_CTRLS 1
Prabhakar Kushwaha122bcfd2015-11-09 16:42:07 +053088#endif
York Sun7b08d212014-06-23 15:15:56 -070089
90/* Generic Timer Definitions */
York Sun77a10972015-03-20 19:28:08 -070091/*
92 * This is not an accurate number. It is used in start.S. The frequency
93 * will be udpated later when get_bus_freq(0) is available.
94 */
95#define COUNTER_FREQUENCY 25000000 /* 25MHz */
York Sun7b08d212014-06-23 15:15:56 -070096
97/* Size of malloc() pool */
Prabhakar Kushwahae0665b12015-03-19 09:20:47 -070098#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 2048 * 1024)
York Sun7b08d212014-06-23 15:15:56 -070099
100/* I2C */
101#define CONFIG_CMD_I2C
102#define CONFIG_SYS_I2C
103#define CONFIG_SYS_I2C_MXC
Albert ARIBAUD \\(3ADEV\\)eb943872015-09-21 22:43:38 +0200104#define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */
105#define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */
York Sunf1a52162015-03-20 10:20:40 -0700106#define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */
107#define CONFIG_SYS_I2C_MXC_I2C4 /* enable I2C bus 4 */
York Sun7b08d212014-06-23 15:15:56 -0700108
109/* Serial Port */
York Sun03017032015-03-20 19:28:23 -0700110#define CONFIG_CONS_INDEX 1
York Sun7b08d212014-06-23 15:15:56 -0700111#define CONFIG_SYS_NS16550_SERIAL
112#define CONFIG_SYS_NS16550_REG_SIZE 1
113#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
114
115#define CONFIG_BAUDRATE 115200
116#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
117
118/* IFC */
119#define CONFIG_FSL_IFC
Prabhakar Kushwaha23931692015-03-20 19:28:06 -0700120
York Sun7b08d212014-06-23 15:15:56 -0700121/*
York Sun03017032015-03-20 19:28:23 -0700122 * During booting, IFC is mapped at the region of 0x30000000.
123 * But this region is limited to 256MB. To accommodate NOR, promjet
124 * and FPGA. This region is divided as below:
125 * 0x30000000 - 0x37ffffff : 128MB : NOR flash
126 * 0x38000000 - 0x3BFFFFFF : 64MB : Promjet
127 * 0x3C000000 - 0x40000000 : 64MB : FPGA etc
128 *
129 * To accommodate bigger NOR flash and other devices, we will map IFC
130 * chip selects to as below:
131 * 0x5_1000_0000..0x5_1fff_ffff Memory Hole
132 * 0x5_2000_0000..0x5_3fff_ffff IFC CSx (FPGA, NAND and others 512MB)
133 * 0x5_4000_0000..0x5_7fff_ffff ASIC or others 1GB
134 * 0x5_8000_0000..0x5_bfff_ffff IFC CS0 1GB (NOR/Promjet)
135 * 0x5_C000_0000..0x5_ffff_ffff IFC CS1 1GB (NOR/Promjet)
136 *
137 * For e.g. NOR flash at CS0 will be mapped to 0x580000000 after relocation.
York Sun7b08d212014-06-23 15:15:56 -0700138 * CONFIG_SYS_FLASH_BASE has the final address (core view)
139 * CONFIG_SYS_FLASH_BASE_PHYS has the final address (IFC view)
140 * CONFIG_SYS_FLASH_BASE_PHYS_EARLY has the temporary IFC address
141 * CONFIG_SYS_TEXT_BASE is linked to 0x30000000 for booting
142 */
York Sun03017032015-03-20 19:28:23 -0700143
York Sun7b08d212014-06-23 15:15:56 -0700144#define CONFIG_SYS_FLASH_BASE 0x580000000ULL
145#define CONFIG_SYS_FLASH_BASE_PHYS 0x80000000
146#define CONFIG_SYS_FLASH_BASE_PHYS_EARLY 0x00000000
147
York Sun03017032015-03-20 19:28:23 -0700148#define CONFIG_SYS_FLASH1_BASE_PHYS 0xC0000000
149#define CONFIG_SYS_FLASH1_BASE_PHYS_EARLY 0x8000000
150
Prabhakar Kushwaha962b2de2014-07-16 09:21:12 +0530151#ifndef CONFIG_SYS_NO_FLASH
152#define CONFIG_FLASH_CFI_DRIVER
153#define CONFIG_SYS_FLASH_CFI
154#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
155#define CONFIG_SYS_FLASH_QUIET_TEST
Prabhakar Kushwaha962b2de2014-07-16 09:21:12 +0530156#endif
157
York Sun03017032015-03-20 19:28:23 -0700158#ifndef __ASSEMBLY__
159unsigned long long get_qixis_addr(void);
160#endif
161#define QIXIS_BASE get_qixis_addr()
162#define QIXIS_BASE_PHYS 0x20000000
163#define QIXIS_BASE_PHYS_EARLY 0xC000000
Yangbo Lud0e295d2015-03-20 19:28:31 -0700164#define QIXIS_STAT_PRES1 0xb
165#define QIXIS_SDID_MASK 0x07
166#define QIXIS_ESDHC_NO_ADAPTER 0x7
York Sun03017032015-03-20 19:28:23 -0700167
168#define CONFIG_SYS_NAND_BASE 0x530000000ULL
169#define CONFIG_SYS_NAND_BASE_PHYS 0x30000000
Prabhakar Kushwaha962b2de2014-07-16 09:21:12 +0530170
Bhupesh Sharma25b8efe2015-03-19 09:20:43 -0700171/* Debug Server firmware */
Stuart Yoderec92bd12015-05-28 14:54:15 +0530172#define CONFIG_FSL_DEBUG_SERVER
Bhupesh Sharma25b8efe2015-03-19 09:20:43 -0700173/* 2 sec timeout */
174#define CONFIG_SYS_DEBUG_SERVER_TIMEOUT (2 * 1000 * 1000)
175
York Sun7b08d212014-06-23 15:15:56 -0700176/* MC firmware */
177#define CONFIG_FSL_MC_ENET
York Sun7b08d212014-06-23 15:15:56 -0700178/* TODO Actual DPL max length needs to be confirmed with the MC FW team */
J. German Riveraf4fed4b2015-03-20 19:28:18 -0700179#define CONFIG_SYS_LS_MC_DPC_MAX_LENGTH 0x20000
180#define CONFIG_SYS_LS_MC_DRAM_DPC_OFFSET 0x00F00000
181#define CONFIG_SYS_LS_MC_DPL_MAX_LENGTH 0x20000
182#define CONFIG_SYS_LS_MC_DRAM_DPL_OFFSET 0x00F20000
Prabhakar Kushwaha77f7ded2015-11-09 16:42:20 +0530183#ifdef CONFIG_LS2085A
J. German Riverac3b505f2015-07-02 11:28:58 +0530184#define CONFIG_SYS_LS_MC_AIOP_IMG_MAX_LENGTH 0x200000
185#define CONFIG_SYS_LS_MC_DRAM_AIOP_IMG_OFFSET 0x07000000
Prabhakar Kushwaha122bcfd2015-11-09 16:42:07 +0530186#endif
York Sun7b08d212014-06-23 15:15:56 -0700187
Prabhakar Kushwaha853a9012015-06-02 10:55:52 +0530188/*
189 * Carve out a DDR region which will not be used by u-boot/Linux
190 *
191 * It will be used by MC and Debug Server. The MC region must be
192 * 512MB aligned, so the min size to hide is 512MB.
193 */
Bhupesh Sharma25b8efe2015-03-19 09:20:43 -0700194#if defined(CONFIG_FSL_MC_ENET) || defined(CONFIG_FSL_DEBUG_SERVER)
York Sun928b6812015-12-07 11:08:58 -0800195#define CONFIG_SYS_DEBUG_SERVER_DRAM_BLOCK_MIN_SIZE (254UL * 1024 * 1024)
Pratiyush Mohan Srivastavaaf150f62015-12-22 16:49:34 +0530196#define CONFIG_SYS_LS_MC_DRAM_BLOCK_MIN_SIZE (512UL * 1024 * 1024)
York Sun928b6812015-12-07 11:08:58 -0800197#define CONFIG_SYS_MC_RSV_MEM_ALIGN (512UL * 1024 * 1024)
York Sun7b08d212014-06-23 15:15:56 -0700198#endif
199
Prabhakar Kushwaha23931692015-03-20 19:28:06 -0700200/* PCIe */
201#define CONFIG_PCIE1 /* PCIE controler 1 */
202#define CONFIG_PCIE2 /* PCIE controler 2 */
203#define CONFIG_PCIE3 /* PCIE controler 3 */
204#define CONFIG_PCIE4 /* PCIE controler 4 */
Prabhakar Kushwaha5ded8fe2015-05-28 14:53:58 +0530205#define CONFIG_PCIE_LAYERSCAPE /* Use common FSL Layerscape PCIe code */
Prabhakar Kushwaha77f7ded2015-11-09 16:42:20 +0530206#ifdef CONFIG_LS2080A
Prabhakar Kushwaha122bcfd2015-11-09 16:42:07 +0530207#define FSL_PCIE_COMPAT "fsl,ls2080a-pcie"
Prabhakar Kushwaha77f7ded2015-11-09 16:42:20 +0530208#endif
209
210#ifdef CONFIG_LS2085A
211#define FSL_PCIE_COMPAT "fsl,ls2085a-pcie"
212#endif
Prabhakar Kushwaha23931692015-03-20 19:28:06 -0700213
214#define CONFIG_SYS_PCI_64BIT
215
216#define CONFIG_SYS_PCIE_CFG0_PHYS_OFF 0x00000000
217#define CONFIG_SYS_PCIE_CFG0_SIZE 0x00001000 /* 4k */
218#define CONFIG_SYS_PCIE_CFG1_PHYS_OFF 0x00001000
219#define CONFIG_SYS_PCIE_CFG1_SIZE 0x00001000 /* 4k */
220
221#define CONFIG_SYS_PCIE_IO_BUS 0x00000000
222#define CONFIG_SYS_PCIE_IO_PHYS_OFF 0x00010000
223#define CONFIG_SYS_PCIE_IO_SIZE 0x00010000 /* 64k */
224
225#define CONFIG_SYS_PCIE_MEM_BUS 0x40000000
226#define CONFIG_SYS_PCIE_MEM_PHYS_OFF 0x40000000
227#define CONFIG_SYS_PCIE_MEM_SIZE 0x40000000 /* 1G */
228
York Sun7b08d212014-06-23 15:15:56 -0700229/* Command line configuration */
230#define CONFIG_CMD_CACHE
York Sun7b08d212014-06-23 15:15:56 -0700231#define CONFIG_CMD_DHCP
232#define CONFIG_CMD_ENV
Prabhakar Kushwaha17692d42015-08-07 10:24:30 +0530233#define CONFIG_CMD_GREPENV
York Sun7b08d212014-06-23 15:15:56 -0700234#define CONFIG_CMD_MII
York Sun7b08d212014-06-23 15:15:56 -0700235#define CONFIG_CMD_PING
York Sun7b08d212014-06-23 15:15:56 -0700236
237/* Miscellaneous configurable options */
238#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000)
York Sun290a83a2014-09-08 12:20:01 -0700239#define CONFIG_ARCH_EARLY_INIT_R
York Sun7b08d212014-06-23 15:15:56 -0700240
241/* Physical Memory Map */
242/* fixme: these need to be checked against the board */
243#define CONFIG_CHIP_SELECTS_PER_CTRL 4
York Sun7b08d212014-06-23 15:15:56 -0700244
York Sunc7a0e302014-08-13 10:21:05 -0700245#define CONFIG_NR_DRAM_BANKS 3
York Sun7b08d212014-06-23 15:15:56 -0700246
York Sun7b08d212014-06-23 15:15:56 -0700247#define CONFIG_HWCONFIG
248#define HWCONFIG_BUFFER_SIZE 128
249
250#define CONFIG_DISPLAY_CPUINFO
251
Alison Wang36427502015-11-13 16:49:06 +0800252/* Allow to overwrite serial and ethaddr */
253#define CONFIG_ENV_OVERWRITE
254
York Sun7b08d212014-06-23 15:15:56 -0700255/* Initial environment variables */
256#define CONFIG_EXTRA_ENV_SETTINGS \
257 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
258 "loadaddr=0x80100000\0" \
259 "kernel_addr=0x100000\0" \
260 "ramdisk_addr=0x800000\0" \
261 "ramdisk_size=0x2000000\0" \
Prabhakar Kushwaha23931692015-03-20 19:28:06 -0700262 "fdt_high=0xa0000000\0" \
York Sun7b08d212014-06-23 15:15:56 -0700263 "initrd_high=0xffffffffffffffff\0" \
264 "kernel_start=0x581200000\0" \
Stuart Yoderd4792d82015-01-06 13:18:57 -0800265 "kernel_load=0xa0000000\0" \
Prabhakar Kushwaha2c0a13d2015-07-01 16:28:22 +0530266 "kernel_size=0x2800000\0" \
Prabhakar Kushwahaae193f92016-02-03 17:03:51 +0530267 "console=ttyAMA0,38400n8\0" \
268 "mcinitcmd=fsl_mc start mc 0x580300000" \
269 " 0x580800000 \0"
York Sun7b08d212014-06-23 15:15:56 -0700270
Prabhakar Kushwahaf4392592015-08-02 09:11:44 +0530271#define CONFIG_BOOTARGS "console=ttyS0,115200 root=/dev/ram0 " \
Pratiyush Mohan Srivastava3b97a9d2015-10-31 15:50:18 +0530272 "earlycon=uart8250,mmio,0x21c0500" \
Bhupesh Sharma37fbf612015-05-28 14:54:02 +0530273 "ramdisk_size=0x2000000 default_hugepagesz=2m" \
Ashish Kumara7161db2016-01-14 18:12:29 +0530274 " hugepagesz=2m hugepages=256"
Prabhakar Kushwahad78fa5e2016-02-03 17:04:07 +0530275#define CONFIG_BOOTCOMMAND "fsl_mc apply dpl 0x580700000 &&" \
276 " cp.b $kernel_start $kernel_load" \
277 " $kernel_size && bootm $kernel_load"
York Sun03017032015-03-20 19:28:23 -0700278#define CONFIG_BOOTDELAY 10
York Sun7b08d212014-06-23 15:15:56 -0700279
York Sun7b08d212014-06-23 15:15:56 -0700280/* Monitor Command Prompt */
281#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
York Sun7b08d212014-06-23 15:15:56 -0700282#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
283 sizeof(CONFIG_SYS_PROMPT) + 16)
284#define CONFIG_SYS_HUSH_PARSER
285#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
286#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot args buffer */
287#define CONFIG_SYS_LONGHELP
288#define CONFIG_CMDLINE_EDITING 1
Prabhakar Kushwaha23931692015-03-20 19:28:06 -0700289#define CONFIG_AUTO_COMPLETE
York Sun7b08d212014-06-23 15:15:56 -0700290#define CONFIG_SYS_MAXARGS 64 /* max command args */
291
Prabhakar Kushwaha23931692015-03-20 19:28:06 -0700292#define CONFIG_PANIC_HANG /* do not reset board on panic */
293
Scott Wood8e728cd2015-03-24 13:25:02 -0700294#define CONFIG_SPL_BSS_START_ADDR 0x80100000
295#define CONFIG_SPL_BSS_MAX_SIZE 0x00100000
296#define CONFIG_SPL_DRIVERS_MISC_SUPPORT
297#define CONFIG_SPL_ENV_SUPPORT
298#define CONFIG_SPL_FRAMEWORK
299#define CONFIG_SPL_I2C_SUPPORT
300#define CONFIG_SPL_LDSCRIPT "arch/arm/cpu/armv8/u-boot-spl.lds"
301#define CONFIG_SPL_LIBCOMMON_SUPPORT
302#define CONFIG_SPL_LIBGENERIC_SUPPORT
303#define CONFIG_SPL_MAX_SIZE 0x16000
304#define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
305#define CONFIG_SPL_NAND_SUPPORT
306#define CONFIG_SPL_SERIAL_SUPPORT
307#define CONFIG_SPL_STACK (CONFIG_SYS_FSL_OCRAM_BASE + 0x9ff0)
308#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
309#define CONFIG_SPL_TEXT_BASE 0x1800a000
310
311#define CONFIG_SYS_NAND_U_BOOT_DST 0x80400000
312#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST
313#define CONFIG_SYS_SPL_MALLOC_SIZE 0x00100000
314#define CONFIG_SYS_SPL_MALLOC_START 0x80200000
315#define CONFIG_SYS_MONITOR_LEN (512 * 1024)
316
Bhupesh Sharma37fbf612015-05-28 14:54:02 +0530317#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
318
319
York Sun7b08d212014-06-23 15:15:56 -0700320#endif /* __LS2_COMMON_H */