blob: 01c85666dda3f1dcf04131f109321246d5a2e6c1 [file] [log] [blame]
York Sun7b08d212014-06-23 15:15:56 -07001/*
2 * Copyright (C) 2014 Freescale Semiconductor
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7#ifndef __LS2_COMMON_H
8#define __LS2_COMMON_H
9
10#define CONFIG_SYS_GENERIC_BOARD
11
12#define CONFIG_REMAKE_ELF
13#define CONFIG_FSL_LSCH3
14#define CONFIG_LS2085A
15#define CONFIG_GICV3
16
Bhupesh Sharma0ec7a282015-01-23 15:50:05 +053017/* Errata fixes */
18#define CONFIG_ARM_ERRATA_828024
19#define CONFIG_ARM_ERRATA_826974
20
York Sun7b08d212014-06-23 15:15:56 -070021/* Link Definitions */
York Sunc4da12e2014-09-08 12:20:02 -070022#define CONFIG_SYS_TEXT_BASE 0x30001000
York Sun7b08d212014-06-23 15:15:56 -070023
Prabhakar Kushwaha962b2de2014-07-16 09:21:12 +053024#ifdef CONFIG_EMU
York Sun7b08d212014-06-23 15:15:56 -070025#define CONFIG_SYS_NO_FLASH
Prabhakar Kushwaha962b2de2014-07-16 09:21:12 +053026#endif
York Sun7b08d212014-06-23 15:15:56 -070027
28#define CONFIG_SUPPORT_RAW_INITRD
29
30#define CONFIG_SKIP_LOWLEVEL_INIT
31#define CONFIG_BOARD_EARLY_INIT_F 1
32
33#define CONFIG_IDENT_STRING " LS2085A-EMU"
34#define CONFIG_BOOTP_VCI_STRING "U-boot.LS2085A-EMU"
35
36/* Flat Device Tree Definitions */
37#define CONFIG_OF_LIBFDT
38#define CONFIG_OF_BOARD_SETUP
39
40/* new uImage format support */
41#define CONFIG_FIT
42#define CONFIG_FIT_VERBOSE /* enable fit_format_{error,warning}() */
43
44#define CONFIG_FSL_DDR_INTERACTIVE /* Interactive debugging */
45#ifndef CONFIG_SYS_FSL_DDR4
46#define CONFIG_SYS_FSL_DDR3 /* Use DDR3 memory */
47#define CONFIG_SYS_DDR_RAW_TIMING
48#endif
49#define CONFIG_DIMM_SLOTS_PER_CTLR 1
50#define CONFIG_CHIP_SELECTS_PER_CTRL 4
51
52#define CONFIG_SYS_FSL_DDR_INTLV_256B /* force 256 byte interleaving */
53
York Sun7b08d212014-06-23 15:15:56 -070054#define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL
55#define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY 0
56#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
57#define CONFIG_SYS_DDR_BLOCK2_BASE 0x8080000000ULL
York Sunc7a0e302014-08-13 10:21:05 -070058#define CONFIG_SYS_FSL_DDR_MAIN_NUM_CTRLS 2
59
York Sun290a83a2014-09-08 12:20:01 -070060/*
61 * SMP Definitinos
62 */
63#define CPU_RELEASE_ADDR secondary_boot_func
64
York Sunc7a0e302014-08-13 10:21:05 -070065#define CONFIG_SYS_FSL_OTHER_DDR_NUM_CTRLS
66#define CONFIG_SYS_DP_DDR_BASE 0x6000000000ULL
67/*
68 * DDR controller use 0 as the base address for binding.
69 * It is mapped to CONFIG_SYS_DP_DDR_BASE for core to access.
70 */
71#define CONFIG_SYS_DP_DDR_BASE_PHY 0
72#define CONFIG_DP_DDR_CTRL 2
73#define CONFIG_DP_DDR_NUM_CTRLS 1
74#define CONFIG_DP_DDR_DIMM_SLOTS_PER_CTLR 1
York Sun7b08d212014-06-23 15:15:56 -070075
76/* Generic Timer Definitions */
77#define COUNTER_FREQUENCY 12000000 /* 12MHz */
78
79/* Size of malloc() pool */
80#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 128 * 1024)
81
82/* I2C */
83#define CONFIG_CMD_I2C
84#define CONFIG_SYS_I2C
85#define CONFIG_SYS_I2C_MXC
86#define CONFIG_SYS_MXC_I2C1_SPEED 40000000
87#define CONFIG_SYS_MXC_I2C2_SPEED 40000000
88
89/* Serial Port */
90#define CONFIG_CONS_INDEX 2
91#define CONFIG_SYS_NS16550
92#define CONFIG_SYS_NS16550_SERIAL
93#define CONFIG_SYS_NS16550_REG_SIZE 1
94#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
95
96#define CONFIG_BAUDRATE 115200
97#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
98
99/* IFC */
100#define CONFIG_FSL_IFC
101#define CONFIG_SYS_NOR0_CSPR_EXT (0x0)
102#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
103/*
104 * During booting, CS0 needs to be at the region of 0x30000000, i.e. the IFC
105 * address 0. But this region is limited to 256MB. To accommodate bigger NOR
106 * flash and other devices, we will map CS0 to 0x580000000 after relocation.
107 * CONFIG_SYS_FLASH_BASE has the final address (core view)
108 * CONFIG_SYS_FLASH_BASE_PHYS has the final address (IFC view)
109 * CONFIG_SYS_FLASH_BASE_PHYS_EARLY has the temporary IFC address
110 * CONFIG_SYS_TEXT_BASE is linked to 0x30000000 for booting
111 */
112#define CONFIG_SYS_FLASH_BASE 0x580000000ULL
113#define CONFIG_SYS_FLASH_BASE_PHYS 0x80000000
114#define CONFIG_SYS_FLASH_BASE_PHYS_EARLY 0x00000000
115
116/*
117 * NOR Flash Timing Params
118 */
119#define CONFIG_SYS_NOR0_CSPR \
120 (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
121 CSPR_PORT_SIZE_16 | \
122 CSPR_MSEL_NOR | \
123 CSPR_V)
124#define CONFIG_SYS_NOR0_CSPR_EARLY \
125 (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_EARLY) | \
126 CSPR_PORT_SIZE_16 | \
127 CSPR_MSEL_NOR | \
128 CSPR_V)
129#define CONFIG_SYS_NOR_CSOR CSOR_NOR_ADM_SHIFT(12)
130#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x1) | \
131 FTIM0_NOR_TEADC(0x1) | \
132 FTIM0_NOR_TEAHC(0x1))
133#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x1) | \
134 FTIM1_NOR_TRAD_NOR(0x1))
135#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x0) | \
136 FTIM2_NOR_TCH(0x0) | \
137 FTIM2_NOR_TWP(0x1))
138#define CONFIG_SYS_NOR_FTIM3 0x04000000
139#define CONFIG_SYS_IFC_CCR 0x01000000
140
Prabhakar Kushwaha962b2de2014-07-16 09:21:12 +0530141#ifndef CONFIG_SYS_NO_FLASH
142#define CONFIG_FLASH_CFI_DRIVER
143#define CONFIG_SYS_FLASH_CFI
144#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
145#define CONFIG_SYS_FLASH_QUIET_TEST
146#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
147
148#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
149#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
150#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
151#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
152
153#define CONFIG_SYS_FLASH_EMPTY_INFO
154#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
155#endif
156
157#define CONFIG_NAND_FSL_IFC
158#define CONFIG_SYS_NAND_MAX_ECCPOS 256
159#define CONFIG_SYS_NAND_MAX_OOBFREE 2
160#define CONFIG_SYS_NAND_BASE 0x520000000
161#define CONFIG_SYS_NAND_BASE_PHYS 0x20000000
162
163#define CONFIG_SYS_NAND_CSPR_EXT (0x0)
164#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
165 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
166 | CSPR_MSEL_NAND /* MSEL = NAND */ \
167 | CSPR_V)
168#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64 * 1024)
169
170#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
171 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
172 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
173 | CSOR_NAND_RAL_3 /* RAL = 2Byes */ \
174 | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
175 | CSOR_NAND_SPRZ_64/* Spare size = 64 */ \
176 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
177
178#define CONFIG_SYS_NAND_ONFI_DETECTION
179
180/* ONFI NAND Flash mode0 Timing Params */
181#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
182 FTIM0_NAND_TWP(0x18) | \
183 FTIM0_NAND_TWCHT(0x07) | \
184 FTIM0_NAND_TWH(0x0a))
185#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
186 FTIM1_NAND_TWBE(0x39) | \
187 FTIM1_NAND_TRR(0x0e) | \
188 FTIM1_NAND_TRP(0x18))
189#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
190 FTIM2_NAND_TREH(0x0a) | \
191 FTIM2_NAND_TWHRE(0x1e))
192#define CONFIG_SYS_NAND_FTIM3 0x0
193
194#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
195#define CONFIG_SYS_MAX_NAND_DEVICE 1
196#define CONFIG_MTD_NAND_VERIFY_WRITE
197#define CONFIG_CMD_NAND
198
199#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
200
York Sun7b08d212014-06-23 15:15:56 -0700201#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
202#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR_EARLY
203#define CONFIG_SYS_CSPR0_FINAL CONFIG_SYS_NOR0_CSPR
204#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
205#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
206#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
207#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
208#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
209#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
210
211/* MC firmware */
212#define CONFIG_FSL_MC_ENET
213#define CONFIG_SYS_LS_MC_DRAM_BLOCK_MIN_SIZE (512UL * 1024 * 1024)
214#define CONFIG_SYS_LS_MC_FW_IN_NOR
215#define CONFIG_SYS_LS_MC_FW_ADDR 0x580200000ULL
216/* TODO Actual FW length needs to be determined at runtime from FW header */
217#define CONFIG_SYS_LS_MC_FW_LENGTH (4U * 1024 * 1024)
218#define CONFIG_SYS_LS_MC_DPL_IN_NOR
219#define CONFIG_SYS_LS_MC_DPL_ADDR 0x5806C0000ULL
220/* TODO Actual DPL max length needs to be confirmed with the MC FW team */
221#define CONFIG_SYS_LS_MC_DPL_LENGTH 4096
222#define CONFIG_SYS_LS_MC_DRAM_DPL_OFFSET 0xe00000
223
224/* Carve the MC private DRAM block from the end of DRAM */
225#ifdef CONFIG_FSL_MC_ENET
226#define CONFIG_SYS_MEM_TOP_HIDE mc_get_dram_block_size()
227#endif
228
229/* Command line configuration */
230#define CONFIG_CMD_CACHE
231#define CONFIG_CMD_BDI
232#define CONFIG_CMD_DHCP
233#define CONFIG_CMD_ENV
234#define CONFIG_CMD_FLASH
235#define CONFIG_CMD_IMI
236#define CONFIG_CMD_MEMORY
237#define CONFIG_CMD_MII
238#define CONFIG_CMD_NET
239#define CONFIG_CMD_PING
240#define CONFIG_CMD_SAVEENV
241#define CONFIG_CMD_RUN
242#define CONFIG_CMD_BOOTD
243#define CONFIG_CMD_ECHO
244#define CONFIG_CMD_SOURCE
245#define CONFIG_CMD_FAT
246#define CONFIG_DOS_PARTITION
247
248/* Miscellaneous configurable options */
249#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000)
York Sun290a83a2014-09-08 12:20:01 -0700250#define CONFIG_ARCH_EARLY_INIT_R
York Sun7b08d212014-06-23 15:15:56 -0700251
252/* Physical Memory Map */
253/* fixme: these need to be checked against the board */
254#define CONFIG_CHIP_SELECTS_PER_CTRL 4
255#define CONFIG_SYS_CLK_FREQ 133333333
256
257
York Sunc7a0e302014-08-13 10:21:05 -0700258#define CONFIG_NR_DRAM_BANKS 3
York Sun7b08d212014-06-23 15:15:56 -0700259
York Sun7b08d212014-06-23 15:15:56 -0700260#define CONFIG_HWCONFIG
261#define HWCONFIG_BUFFER_SIZE 128
262
263#define CONFIG_DISPLAY_CPUINFO
264
265/* Initial environment variables */
266#define CONFIG_EXTRA_ENV_SETTINGS \
267 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
268 "loadaddr=0x80100000\0" \
269 "kernel_addr=0x100000\0" \
270 "ramdisk_addr=0x800000\0" \
271 "ramdisk_size=0x2000000\0" \
272 "fdt_high=0xffffffffffffffff\0" \
273 "initrd_high=0xffffffffffffffff\0" \
274 "kernel_start=0x581200000\0" \
275 "kernel_load=0x806f0000\0" \
276 "kernel_size=0x1000000\0" \
277 "console=ttyAMA0,38400n8\0"
278
279#define CONFIG_BOOTARGS "console=ttyS1,115200 root=/dev/ram0 " \
280 "earlyprintk=uart8250-8bit,0x21c0600"
281#define CONFIG_BOOTCOMMAND "cp.b $kernel_start $kernel_load " \
282 "$kernel_size && bootm $kernel_load"
283#define CONFIG_BOOTDELAY 1
284
285/* Store environment at top of flash */
286#define CONFIG_ENV_IS_NOWHERE 1
287#define CONFIG_ENV_SIZE 0x1000
288
289/* Monitor Command Prompt */
290#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
291#define CONFIG_SYS_PROMPT "> "
292#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
293 sizeof(CONFIG_SYS_PROMPT) + 16)
294#define CONFIG_SYS_HUSH_PARSER
295#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
296#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot args buffer */
297#define CONFIG_SYS_LONGHELP
298#define CONFIG_CMDLINE_EDITING 1
299#define CONFIG_SYS_MAXARGS 64 /* max command args */
300
301#ifndef __ASSEMBLY__
302unsigned long mc_get_dram_block_size(void);
303#endif
304
305#endif /* __LS2_COMMON_H */