blob: 55b909ceacab97f1dc2d608608004cb281ad3297 [file] [log] [blame]
York Sun7b08d212014-06-23 15:15:56 -07001/*
2 * Copyright (C) 2014 Freescale Semiconductor
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7#ifndef __LS2_COMMON_H
8#define __LS2_COMMON_H
9
10#define CONFIG_SYS_GENERIC_BOARD
11
12#define CONFIG_REMAKE_ELF
13#define CONFIG_FSL_LSCH3
14#define CONFIG_LS2085A
15#define CONFIG_GICV3
Bhupesh Sharmaa0c00ff2015-01-06 13:11:21 -080016#define CONFIG_FSL_TZPC_BP147
York Sun7b08d212014-06-23 15:15:56 -070017
Bhupesh Sharma0ec7a282015-01-23 15:50:05 +053018/* Errata fixes */
19#define CONFIG_ARM_ERRATA_828024
20#define CONFIG_ARM_ERRATA_826974
21
Stuart Yoderd1970352015-07-02 11:29:02 +053022#include <asm/arch-fsl-lsch3/ls2085a_stream_id.h>
Minghuan Lian0e3a2b92015-03-20 19:28:16 -070023#include <asm/arch-fsl-lsch3/config.h>
24#if (defined(CONFIG_SYS_FSL_SRDS_1) || defined(CONFIG_SYS_FSL_SRDS_2))
25#define CONFIG_SYS_HAS_SERDES
26#endif
27
Bhupesh Sharma25b8efe2015-03-19 09:20:43 -070028/* We need architecture specific misc initializations */
29#define CONFIG_ARCH_MISC_INIT
30
York Sun7b08d212014-06-23 15:15:56 -070031/* Link Definitions */
Scott Wood8e728cd2015-03-24 13:25:02 -070032#ifdef CONFIG_SPL
33#define CONFIG_SYS_TEXT_BASE 0x80400000
34#else
Prabhakar Kushwaha23931692015-03-20 19:28:06 -070035#define CONFIG_SYS_TEXT_BASE 0x30100000
Scott Wood8e728cd2015-03-24 13:25:02 -070036#endif
York Sun7b08d212014-06-23 15:15:56 -070037
Prabhakar Kushwaha962b2de2014-07-16 09:21:12 +053038#ifdef CONFIG_EMU
York Sun7b08d212014-06-23 15:15:56 -070039#define CONFIG_SYS_NO_FLASH
Prabhakar Kushwaha962b2de2014-07-16 09:21:12 +053040#endif
York Sun7b08d212014-06-23 15:15:56 -070041
42#define CONFIG_SUPPORT_RAW_INITRD
43
44#define CONFIG_SKIP_LOWLEVEL_INIT
45#define CONFIG_BOARD_EARLY_INIT_F 1
46
York Sun7b08d212014-06-23 15:15:56 -070047/* Flat Device Tree Definitions */
48#define CONFIG_OF_LIBFDT
49#define CONFIG_OF_BOARD_SETUP
50
51/* new uImage format support */
52#define CONFIG_FIT
53#define CONFIG_FIT_VERBOSE /* enable fit_format_{error,warning}() */
54
Scott Wood8e728cd2015-03-24 13:25:02 -070055#ifndef CONFIG_SPL
York Sun7b08d212014-06-23 15:15:56 -070056#define CONFIG_FSL_DDR_INTERACTIVE /* Interactive debugging */
Scott Wood8e728cd2015-03-24 13:25:02 -070057#endif
York Sun7b08d212014-06-23 15:15:56 -070058#ifndef CONFIG_SYS_FSL_DDR4
59#define CONFIG_SYS_FSL_DDR3 /* Use DDR3 memory */
60#define CONFIG_SYS_DDR_RAW_TIMING
61#endif
York Sun7b08d212014-06-23 15:15:56 -070062
63#define CONFIG_SYS_FSL_DDR_INTLV_256B /* force 256 byte interleaving */
64
York Sun7b08d212014-06-23 15:15:56 -070065#define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL
66#define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY 0
67#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
68#define CONFIG_SYS_DDR_BLOCK2_BASE 0x8080000000ULL
York Sunc7a0e302014-08-13 10:21:05 -070069#define CONFIG_SYS_FSL_DDR_MAIN_NUM_CTRLS 2
70
York Sun290a83a2014-09-08 12:20:01 -070071/*
72 * SMP Definitinos
73 */
74#define CPU_RELEASE_ADDR secondary_boot_func
75
York Sunc7a0e302014-08-13 10:21:05 -070076#define CONFIG_SYS_FSL_OTHER_DDR_NUM_CTRLS
77#define CONFIG_SYS_DP_DDR_BASE 0x6000000000ULL
78/*
79 * DDR controller use 0 as the base address for binding.
80 * It is mapped to CONFIG_SYS_DP_DDR_BASE for core to access.
81 */
82#define CONFIG_SYS_DP_DDR_BASE_PHY 0
83#define CONFIG_DP_DDR_CTRL 2
84#define CONFIG_DP_DDR_NUM_CTRLS 1
York Sun7b08d212014-06-23 15:15:56 -070085
86/* Generic Timer Definitions */
York Sun77a10972015-03-20 19:28:08 -070087/*
88 * This is not an accurate number. It is used in start.S. The frequency
89 * will be udpated later when get_bus_freq(0) is available.
90 */
91#define COUNTER_FREQUENCY 25000000 /* 25MHz */
York Sun7b08d212014-06-23 15:15:56 -070092
93/* Size of malloc() pool */
Prabhakar Kushwahae0665b12015-03-19 09:20:47 -070094#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 2048 * 1024)
York Sun7b08d212014-06-23 15:15:56 -070095
96/* I2C */
97#define CONFIG_CMD_I2C
98#define CONFIG_SYS_I2C
99#define CONFIG_SYS_I2C_MXC
Albert ARIBAUD \\(3ADEV\\)eb943872015-09-21 22:43:38 +0200100#define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */
101#define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */
York Sunf1a52162015-03-20 10:20:40 -0700102#define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */
103#define CONFIG_SYS_I2C_MXC_I2C4 /* enable I2C bus 4 */
York Sun7b08d212014-06-23 15:15:56 -0700104
105/* Serial Port */
York Sun03017032015-03-20 19:28:23 -0700106#define CONFIG_CONS_INDEX 1
York Sun7b08d212014-06-23 15:15:56 -0700107#define CONFIG_SYS_NS16550
108#define CONFIG_SYS_NS16550_SERIAL
109#define CONFIG_SYS_NS16550_REG_SIZE 1
110#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
111
112#define CONFIG_BAUDRATE 115200
113#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
114
115/* IFC */
116#define CONFIG_FSL_IFC
Prabhakar Kushwaha23931692015-03-20 19:28:06 -0700117
York Sun7b08d212014-06-23 15:15:56 -0700118/*
York Sun03017032015-03-20 19:28:23 -0700119 * During booting, IFC is mapped at the region of 0x30000000.
120 * But this region is limited to 256MB. To accommodate NOR, promjet
121 * and FPGA. This region is divided as below:
122 * 0x30000000 - 0x37ffffff : 128MB : NOR flash
123 * 0x38000000 - 0x3BFFFFFF : 64MB : Promjet
124 * 0x3C000000 - 0x40000000 : 64MB : FPGA etc
125 *
126 * To accommodate bigger NOR flash and other devices, we will map IFC
127 * chip selects to as below:
128 * 0x5_1000_0000..0x5_1fff_ffff Memory Hole
129 * 0x5_2000_0000..0x5_3fff_ffff IFC CSx (FPGA, NAND and others 512MB)
130 * 0x5_4000_0000..0x5_7fff_ffff ASIC or others 1GB
131 * 0x5_8000_0000..0x5_bfff_ffff IFC CS0 1GB (NOR/Promjet)
132 * 0x5_C000_0000..0x5_ffff_ffff IFC CS1 1GB (NOR/Promjet)
133 *
134 * For e.g. NOR flash at CS0 will be mapped to 0x580000000 after relocation.
York Sun7b08d212014-06-23 15:15:56 -0700135 * CONFIG_SYS_FLASH_BASE has the final address (core view)
136 * CONFIG_SYS_FLASH_BASE_PHYS has the final address (IFC view)
137 * CONFIG_SYS_FLASH_BASE_PHYS_EARLY has the temporary IFC address
138 * CONFIG_SYS_TEXT_BASE is linked to 0x30000000 for booting
139 */
York Sun03017032015-03-20 19:28:23 -0700140
York Sun7b08d212014-06-23 15:15:56 -0700141#define CONFIG_SYS_FLASH_BASE 0x580000000ULL
142#define CONFIG_SYS_FLASH_BASE_PHYS 0x80000000
143#define CONFIG_SYS_FLASH_BASE_PHYS_EARLY 0x00000000
144
York Sun03017032015-03-20 19:28:23 -0700145#define CONFIG_SYS_FLASH1_BASE_PHYS 0xC0000000
146#define CONFIG_SYS_FLASH1_BASE_PHYS_EARLY 0x8000000
147
Prabhakar Kushwaha962b2de2014-07-16 09:21:12 +0530148#ifndef CONFIG_SYS_NO_FLASH
149#define CONFIG_FLASH_CFI_DRIVER
150#define CONFIG_SYS_FLASH_CFI
151#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
152#define CONFIG_SYS_FLASH_QUIET_TEST
Prabhakar Kushwaha962b2de2014-07-16 09:21:12 +0530153#endif
154
York Sun03017032015-03-20 19:28:23 -0700155#ifndef __ASSEMBLY__
156unsigned long long get_qixis_addr(void);
157#endif
158#define QIXIS_BASE get_qixis_addr()
159#define QIXIS_BASE_PHYS 0x20000000
160#define QIXIS_BASE_PHYS_EARLY 0xC000000
Yangbo Lud0e295d2015-03-20 19:28:31 -0700161#define QIXIS_STAT_PRES1 0xb
162#define QIXIS_SDID_MASK 0x07
163#define QIXIS_ESDHC_NO_ADAPTER 0x7
York Sun03017032015-03-20 19:28:23 -0700164
165#define CONFIG_SYS_NAND_BASE 0x530000000ULL
166#define CONFIG_SYS_NAND_BASE_PHYS 0x30000000
Prabhakar Kushwaha962b2de2014-07-16 09:21:12 +0530167
Bhupesh Sharma25b8efe2015-03-19 09:20:43 -0700168/* Debug Server firmware */
Stuart Yoderec92bd12015-05-28 14:54:15 +0530169#define CONFIG_FSL_DEBUG_SERVER
Bhupesh Sharma25b8efe2015-03-19 09:20:43 -0700170/* 2 sec timeout */
171#define CONFIG_SYS_DEBUG_SERVER_TIMEOUT (2 * 1000 * 1000)
172
York Sun7b08d212014-06-23 15:15:56 -0700173/* MC firmware */
174#define CONFIG_FSL_MC_ENET
York Sun7b08d212014-06-23 15:15:56 -0700175/* TODO Actual DPL max length needs to be confirmed with the MC FW team */
J. German Riveraf4fed4b2015-03-20 19:28:18 -0700176#define CONFIG_SYS_LS_MC_DPC_MAX_LENGTH 0x20000
177#define CONFIG_SYS_LS_MC_DRAM_DPC_OFFSET 0x00F00000
178#define CONFIG_SYS_LS_MC_DPL_MAX_LENGTH 0x20000
179#define CONFIG_SYS_LS_MC_DRAM_DPL_OFFSET 0x00F20000
J. German Riverac3b505f2015-07-02 11:28:58 +0530180#define CONFIG_SYS_LS_MC_AIOP_IMG_MAX_LENGTH 0x200000
181#define CONFIG_SYS_LS_MC_DRAM_AIOP_IMG_OFFSET 0x07000000
York Sun7b08d212014-06-23 15:15:56 -0700182
Prabhakar Kushwaha853a9012015-06-02 10:55:52 +0530183/*
184 * Carve out a DDR region which will not be used by u-boot/Linux
185 *
186 * It will be used by MC and Debug Server. The MC region must be
187 * 512MB aligned, so the min size to hide is 512MB.
188 */
Bhupesh Sharma25b8efe2015-03-19 09:20:43 -0700189#if defined(CONFIG_FSL_MC_ENET) || defined(CONFIG_FSL_DEBUG_SERVER)
Prabhakar Kushwaha853a9012015-06-02 10:55:52 +0530190#define CONFIG_SYS_DEBUG_SERVER_DRAM_BLOCK_MIN_SIZE (256UL * 1024 * 1024)
191#define CONFIG_SYS_LS_MC_DRAM_BLOCK_MIN_SIZE (256UL * 1024 * 1024)
192#define CONFIG_SYS_MEM_TOP_HIDE_MIN (512UL * 1024 * 1024)
Bhupesh Sharma25b8efe2015-03-19 09:20:43 -0700193#define CONFIG_SYS_MEM_TOP_HIDE get_dram_size_to_hide()
York Sun7b08d212014-06-23 15:15:56 -0700194#endif
195
Prabhakar Kushwaha23931692015-03-20 19:28:06 -0700196/* PCIe */
197#define CONFIG_PCIE1 /* PCIE controler 1 */
198#define CONFIG_PCIE2 /* PCIE controler 2 */
199#define CONFIG_PCIE3 /* PCIE controler 3 */
200#define CONFIG_PCIE4 /* PCIE controler 4 */
Prabhakar Kushwaha5ded8fe2015-05-28 14:53:58 +0530201#define CONFIG_PCIE_LAYERSCAPE /* Use common FSL Layerscape PCIe code */
202#define FSL_PCIE_COMPAT "fsl,ls2085a-pcie"
Prabhakar Kushwaha23931692015-03-20 19:28:06 -0700203
204#define CONFIG_SYS_PCI_64BIT
205
206#define CONFIG_SYS_PCIE_CFG0_PHYS_OFF 0x00000000
207#define CONFIG_SYS_PCIE_CFG0_SIZE 0x00001000 /* 4k */
208#define CONFIG_SYS_PCIE_CFG1_PHYS_OFF 0x00001000
209#define CONFIG_SYS_PCIE_CFG1_SIZE 0x00001000 /* 4k */
210
211#define CONFIG_SYS_PCIE_IO_BUS 0x00000000
212#define CONFIG_SYS_PCIE_IO_PHYS_OFF 0x00010000
213#define CONFIG_SYS_PCIE_IO_SIZE 0x00010000 /* 64k */
214
215#define CONFIG_SYS_PCIE_MEM_BUS 0x40000000
216#define CONFIG_SYS_PCIE_MEM_PHYS_OFF 0x40000000
217#define CONFIG_SYS_PCIE_MEM_SIZE 0x40000000 /* 1G */
218
York Sun7b08d212014-06-23 15:15:56 -0700219/* Command line configuration */
220#define CONFIG_CMD_CACHE
York Sun7b08d212014-06-23 15:15:56 -0700221#define CONFIG_CMD_DHCP
222#define CONFIG_CMD_ENV
Prabhakar Kushwaha17692d42015-08-07 10:24:30 +0530223#define CONFIG_CMD_GREPENV
York Sun7b08d212014-06-23 15:15:56 -0700224#define CONFIG_CMD_MII
York Sun7b08d212014-06-23 15:15:56 -0700225#define CONFIG_CMD_PING
York Sun7b08d212014-06-23 15:15:56 -0700226
227/* Miscellaneous configurable options */
228#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000)
York Sun290a83a2014-09-08 12:20:01 -0700229#define CONFIG_ARCH_EARLY_INIT_R
York Sun7b08d212014-06-23 15:15:56 -0700230
231/* Physical Memory Map */
232/* fixme: these need to be checked against the board */
233#define CONFIG_CHIP_SELECTS_PER_CTRL 4
York Sun7b08d212014-06-23 15:15:56 -0700234
York Sunc7a0e302014-08-13 10:21:05 -0700235#define CONFIG_NR_DRAM_BANKS 3
York Sun7b08d212014-06-23 15:15:56 -0700236
York Sun7b08d212014-06-23 15:15:56 -0700237#define CONFIG_HWCONFIG
238#define HWCONFIG_BUFFER_SIZE 128
239
240#define CONFIG_DISPLAY_CPUINFO
241
242/* Initial environment variables */
243#define CONFIG_EXTRA_ENV_SETTINGS \
244 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
245 "loadaddr=0x80100000\0" \
246 "kernel_addr=0x100000\0" \
247 "ramdisk_addr=0x800000\0" \
248 "ramdisk_size=0x2000000\0" \
Prabhakar Kushwaha23931692015-03-20 19:28:06 -0700249 "fdt_high=0xa0000000\0" \
York Sun7b08d212014-06-23 15:15:56 -0700250 "initrd_high=0xffffffffffffffff\0" \
251 "kernel_start=0x581200000\0" \
Stuart Yoderd4792d82015-01-06 13:18:57 -0800252 "kernel_load=0xa0000000\0" \
Prabhakar Kushwaha2c0a13d2015-07-01 16:28:22 +0530253 "kernel_size=0x2800000\0" \
York Sun7b08d212014-06-23 15:15:56 -0700254 "console=ttyAMA0,38400n8\0"
255
Prabhakar Kushwahaf4392592015-08-02 09:11:44 +0530256#define CONFIG_BOOTARGS "console=ttyS0,115200 root=/dev/ram0 " \
257 "earlycon=uart8250,mmio,0x21c0500,115200 " \
Bhupesh Sharma37fbf612015-05-28 14:54:02 +0530258 "ramdisk_size=0x2000000 default_hugepagesz=2m" \
259 " hugepagesz=2m hugepages=16"
York Sun7b08d212014-06-23 15:15:56 -0700260#define CONFIG_BOOTCOMMAND "cp.b $kernel_start $kernel_load " \
261 "$kernel_size && bootm $kernel_load"
York Sun03017032015-03-20 19:28:23 -0700262#define CONFIG_BOOTDELAY 10
York Sun7b08d212014-06-23 15:15:56 -0700263
York Sun7b08d212014-06-23 15:15:56 -0700264/* Monitor Command Prompt */
265#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
York Sun7b08d212014-06-23 15:15:56 -0700266#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
267 sizeof(CONFIG_SYS_PROMPT) + 16)
268#define CONFIG_SYS_HUSH_PARSER
269#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
270#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot args buffer */
271#define CONFIG_SYS_LONGHELP
272#define CONFIG_CMDLINE_EDITING 1
Prabhakar Kushwaha23931692015-03-20 19:28:06 -0700273#define CONFIG_AUTO_COMPLETE
York Sun7b08d212014-06-23 15:15:56 -0700274#define CONFIG_SYS_MAXARGS 64 /* max command args */
275
276#ifndef __ASSEMBLY__
Bhupesh Sharma25b8efe2015-03-19 09:20:43 -0700277unsigned long get_dram_size_to_hide(void);
York Sun7b08d212014-06-23 15:15:56 -0700278#endif
279
Prabhakar Kushwaha23931692015-03-20 19:28:06 -0700280#define CONFIG_PANIC_HANG /* do not reset board on panic */
281
Scott Wood8e728cd2015-03-24 13:25:02 -0700282#define CONFIG_SPL_BSS_START_ADDR 0x80100000
283#define CONFIG_SPL_BSS_MAX_SIZE 0x00100000
284#define CONFIG_SPL_DRIVERS_MISC_SUPPORT
285#define CONFIG_SPL_ENV_SUPPORT
286#define CONFIG_SPL_FRAMEWORK
287#define CONFIG_SPL_I2C_SUPPORT
288#define CONFIG_SPL_LDSCRIPT "arch/arm/cpu/armv8/u-boot-spl.lds"
289#define CONFIG_SPL_LIBCOMMON_SUPPORT
290#define CONFIG_SPL_LIBGENERIC_SUPPORT
291#define CONFIG_SPL_MAX_SIZE 0x16000
292#define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
293#define CONFIG_SPL_NAND_SUPPORT
294#define CONFIG_SPL_SERIAL_SUPPORT
295#define CONFIG_SPL_STACK (CONFIG_SYS_FSL_OCRAM_BASE + 0x9ff0)
296#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
297#define CONFIG_SPL_TEXT_BASE 0x1800a000
298
299#define CONFIG_SYS_NAND_U_BOOT_DST 0x80400000
300#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST
301#define CONFIG_SYS_SPL_MALLOC_SIZE 0x00100000
302#define CONFIG_SYS_SPL_MALLOC_START 0x80200000
303#define CONFIG_SYS_MONITOR_LEN (512 * 1024)
304
Bhupesh Sharma37fbf612015-05-28 14:54:02 +0530305#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
306
307
York Sun7b08d212014-06-23 15:15:56 -0700308#endif /* __LS2_COMMON_H */