blob: f4027ed01a28dc343362cd22dafd7d45aa4b19f7 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Mingkai Huf354b532011-07-07 12:29:15 +08002/*
ramneek mehresh3d339632012-04-18 19:39:53 +00003 * Copyright 2011-2012 Freescale Semiconductor, Inc.
Rajesh Bhagataec38012021-11-09 16:30:38 +05304 * Copyright 2020-2021 NXP
Mingkai Huf354b532011-07-07 12:29:15 +08005 */
6
7/*
8 * P2041 RDB board configuration file
Scott Wooda1ef48c2012-08-14 10:14:51 +00009 * Also supports P2040 RDB
Mingkai Huf354b532011-07-07 12:29:15 +080010 */
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
Mingkai Huf354b532011-07-07 12:29:15 +080014#ifdef CONFIG_RAMBOOT_PBL
Simon Glass72cc5382022-10-20 18:22:39 -060015#define CONFIG_RAMBOOT_TEXT_BASE CONFIG_TEXT_BASE
Mingkai Huf354b532011-07-07 12:29:15 +080016#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
17#endif
18
Liu Gangb4611ee2012-08-09 05:10:03 +000019#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
Liu Gangd7b17a92012-08-09 05:09:59 +000020/* Set 1M boot space */
Simon Glass72cc5382022-10-20 18:22:39 -060021#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_TEXT_BASE & 0xfff00000)
Liu Gangb4611ee2012-08-09 05:10:03 +000022#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
23 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
Liu Gangd7b17a92012-08-09 05:09:59 +000024#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
Liu Gangd7b17a92012-08-09 05:09:59 +000025#endif
26
Mingkai Huf354b532011-07-07 12:29:15 +080027/* High Level Configuration Options */
Mingkai Huf354b532011-07-07 12:29:15 +080028
Mingkai Huf354b532011-07-07 12:29:15 +080029#ifndef CONFIG_RESET_VECTOR_ADDRESS
30#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
31#endif
32
York Sunfe845072016-12-28 08:43:45 -080033#define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
Mingkai Huf354b532011-07-07 12:29:15 +080034
35#define CONFIG_SYS_SRIO
36#define CONFIG_SRIO1 /* SRIO port 1 */
37#define CONFIG_SRIO2 /* SRIO port 2 */
Liu Gang27afb9c2013-05-07 16:30:46 +080038#define CONFIG_SRIO_PCIE_BOOT_MASTER
Kumar Gala4eb3c372011-10-14 13:28:52 -050039#define CONFIG_SYS_DPAA_RMAN /* RMan */
Mingkai Huf354b532011-07-07 12:29:15 +080040
Shaohui Xieada02612011-09-13 17:55:11 +080041#ifndef __ASSEMBLY__
Simon Glassfb64e362020-05-10 11:40:09 -060042#include <linux/stringify.h>
Shaohui Xieada02612011-09-13 17:55:11 +080043#endif
Mingkai Huf354b532011-07-07 12:29:15 +080044
45/*
46 * These can be toggled for performance analysis, otherwise use default.
47 */
Mingkai Hufc25a552011-07-21 17:03:54 -050048#define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
Mingkai Huf354b532011-07-07 12:29:15 +080049
Mingkai Huf354b532011-07-07 12:29:15 +080050#define CONFIG_POST CONFIG_SYS_POST_MEMORY /* test POST memory test */
Mingkai Huf354b532011-07-07 12:29:15 +080051
52/*
53 * Config the L3 Cache as L3 SRAM
54 */
55#define CONFIG_SYS_INIT_L3_ADDR CONFIG_RAMBOOT_TEXT_BASE
56#ifdef CONFIG_PHYS_64BIT
57#define CONFIG_SYS_INIT_L3_ADDR_PHYS (0xf00000000ull | \
58 CONFIG_RAMBOOT_TEXT_BASE)
59#else
60#define CONFIG_SYS_INIT_L3_ADDR_PHYS CONFIG_SYS_INIT_L3_ADDR
61#endif
62#define CONFIG_SYS_L3_SIZE (1024 << 10)
63#define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE)
64
Mingkai Huf354b532011-07-07 12:29:15 +080065#ifdef CONFIG_PHYS_64BIT
66#define CONFIG_SYS_DCSRBAR 0xf0000000
67#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
68#endif
69
Mingkai Huf354b532011-07-07 12:29:15 +080070/*
71 * DDR Setup
72 */
73#define CONFIG_VERY_BIG_RAM
74#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
75#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
76
Mingkai Huf354b532011-07-07 12:29:15 +080077#define SPD_EEPROM_ADDRESS 0x52
78#define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
79
80/*
81 * Local Bus Definitions
82 */
83
84/* Set the local bus clock 1/8 of platform clock */
85#define CONFIG_SYS_LBC_LCRR LCRR_CLKDIV_8
86
York Sun7664bfe2012-10-26 16:40:15 +000087/*
88 * This board doesn't have a promjet connector.
89 * However, it uses commone corenet board LAW and TLB.
90 * It is necessary to use the same start address with proper offset.
91 */
92#define CONFIG_SYS_FLASH_BASE 0xe0000000
Mingkai Huf354b532011-07-07 12:29:15 +080093#ifdef CONFIG_PHYS_64BIT
York Sun7664bfe2012-10-26 16:40:15 +000094#define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull
Mingkai Huf354b532011-07-07 12:29:15 +080095#else
96#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
97#endif
98
Mingkai Huf354b532011-07-07 12:29:15 +080099#define CONFIG_FSL_CPLD
100#define CPLD_BASE 0xffdf0000 /* CPLD registers */
101#ifdef CONFIG_PHYS_64BIT
102#define CPLD_BASE_PHYS 0xfffdf0000ull
103#else
104#define CPLD_BASE_PHYS CPLD_BASE
105#endif
106
Mingkai Huf354b532011-07-07 12:29:15 +0800107#define PIXIS_LBMAP_SWITCH 7
108#define PIXIS_LBMAP_MASK 0xf0
109#define PIXIS_LBMAP_SHIFT 4
110#define PIXIS_LBMAP_ALTBANK 0x40
111
Mingkai Huf354b532011-07-07 12:29:15 +0800112#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
113
Shaohui Xief8c49c12012-02-28 23:28:07 +0000114/* Nand Flash */
115#ifdef CONFIG_NAND_FSL_ELBC
116#define CONFIG_SYS_NAND_BASE 0xffa00000
117#ifdef CONFIG_PHYS_64BIT
118#define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull
119#else
120#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
121#endif
122
123#define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE}
124#define CONFIG_SYS_MAX_NAND_DEVICE 1
Shaohui Xief8c49c12012-02-28 23:28:07 +0000125
126/* NAND flash config */
127#define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
128 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
129 | BR_PS_8 /* Port Size = 8 bit */ \
130 | BR_MS_FCM /* MSEL = FCM */ \
131 | BR_V) /* valid */
132#define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
133 | OR_FCM_PGS /* Large Page*/ \
134 | OR_FCM_CSCT \
135 | OR_FCM_CST \
136 | OR_FCM_CHT \
137 | OR_FCM_SCY_1 \
138 | OR_FCM_TRLX \
139 | OR_FCM_EHTR)
Shaohui Xief8c49c12012-02-28 23:28:07 +0000140#endif /* CONFIG_NAND_FSL_ELBC */
141
York Sun7664bfe2012-10-26 16:40:15 +0000142#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000}
Mingkai Huf354b532011-07-07 12:29:15 +0800143
Mingkai Huf354b532011-07-07 12:29:15 +0800144#define CONFIG_HWCONFIG
145
146/* define to use L1 as initial stack */
147#define CONFIG_L1_INIT_RAM
Mingkai Huf354b532011-07-07 12:29:15 +0800148#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */
149#ifdef CONFIG_PHYS_64BIT
150#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
151#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
152/* The assembler doesn't like typecast */
153#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
154 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
155 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
156#else
157#define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR
158#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
159#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
160#endif
161#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
162
Tom Rini55f37562022-05-24 14:14:02 -0400163#define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Mingkai Huf354b532011-07-07 12:29:15 +0800164
Prabhakar Kushwahaf4027312014-03-31 15:31:48 +0530165#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Mingkai Huf354b532011-07-07 12:29:15 +0800166
167/* Serial Port - controlled on board with jumper J8
168 * open - index 2
169 * shorted - index 1
170 */
Mingkai Huf354b532011-07-07 12:29:15 +0800171#define CONFIG_SYS_NS16550_SERIAL
172#define CONFIG_SYS_NS16550_REG_SIZE 1
173#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
174
175#define CONFIG_SYS_BAUDRATE_TABLE \
176 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
177
178#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
179#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
180#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
181#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
182
Mingkai Huf354b532011-07-07 12:29:15 +0800183/* I2C */
Biwen Li6966a172020-05-01 20:04:05 +0800184
Mingkai Huf354b532011-07-07 12:29:15 +0800185
186/*
187 * RapidIO
188 */
189#define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000
190#ifdef CONFIG_PHYS_64BIT
191#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull
192#else
193#define CONFIG_SYS_SRIO1_MEM_PHYS 0xa0000000
194#endif
195#define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */
196
197#define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000
198#ifdef CONFIG_PHYS_64BIT
199#define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull
200#else
201#define CONFIG_SYS_SRIO2_MEM_PHYS 0xb0000000
202#endif
203#define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */
204
205/*
Liu Gangd7b17a92012-08-09 05:09:59 +0000206 * for slave u-boot IMAGE instored in master memory space,
207 * PHYS must be aligned based on the SIZE
208 */
Liu Gang416dbfe2014-05-15 14:30:34 +0800209#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
210#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
211#define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
212#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
Liu Gangd7b17a92012-08-09 05:09:59 +0000213/*
214 * for slave UCODE and ENV instored in master memory space,
215 * PHYS must be aligned based on the SIZE
216 */
Liu Gang416dbfe2014-05-15 14:30:34 +0800217#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
Liu Gang99e0c292012-08-09 05:10:02 +0000218#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
219#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
Liu Gangd7b17a92012-08-09 05:09:59 +0000220
221/* slave core release by master*/
Liu Gang99e0c292012-08-09 05:10:02 +0000222#define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
223#define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
Liu Gangd7b17a92012-08-09 05:09:59 +0000224
225/*
Liu Gangb4611ee2012-08-09 05:10:03 +0000226 * SRIO_PCIE_BOOT - SLAVE
Liu Gangd7b17a92012-08-09 05:09:59 +0000227 */
Liu Gangb4611ee2012-08-09 05:10:03 +0000228#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
229#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
230#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
231 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
Liu Gangd7b17a92012-08-09 05:09:59 +0000232#endif
233
234/*
Mingkai Huf354b532011-07-07 12:29:15 +0800235 * eSPI - Enhanced SPI
236 */
Mingkai Huf354b532011-07-07 12:29:15 +0800237
238/*
239 * General PCI
240 * Memory space is mapped 1-1, but I/O space must start from 0.
241 */
242
243/* controller 1, direct to uli, tgtid 3, Base address 20000 */
244#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
Mingkai Huf354b532011-07-07 12:29:15 +0800245#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
Mingkai Huf354b532011-07-07 12:29:15 +0800246#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
Mingkai Huf354b532011-07-07 12:29:15 +0800247#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
Mingkai Huf354b532011-07-07 12:29:15 +0800248
249/* controller 2, Slot 2, tgtid 2, Base address 201000 */
250#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
Mingkai Huf354b532011-07-07 12:29:15 +0800251#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
Mingkai Huf354b532011-07-07 12:29:15 +0800252#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
Mingkai Huf354b532011-07-07 12:29:15 +0800253#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
Mingkai Huf354b532011-07-07 12:29:15 +0800254
255/* controller 3, Slot 1, tgtid 1, Base address 202000 */
256#define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000
Mingkai Huf354b532011-07-07 12:29:15 +0800257#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull
Mingkai Huf354b532011-07-07 12:29:15 +0800258#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
Mingkai Huf354b532011-07-07 12:29:15 +0800259#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
Mingkai Huf354b532011-07-07 12:29:15 +0800260
261/* Qman/Bman */
Mingkai Huf354b532011-07-07 12:29:15 +0800262#define CONFIG_SYS_BMAN_NUM_PORTALS 10
263#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
264#ifdef CONFIG_PHYS_64BIT
265#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
266#else
267#define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE
268#endif
269#define CONFIG_SYS_BMAN_MEM_SIZE 0x00200000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500270#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
271#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
272#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
273#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
274#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
275 CONFIG_SYS_BMAN_CENA_SIZE)
276#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
277#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
Mingkai Huf354b532011-07-07 12:29:15 +0800278#define CONFIG_SYS_QMAN_NUM_PORTALS 10
279#define CONFIG_SYS_QMAN_MEM_BASE 0xf4200000
280#ifdef CONFIG_PHYS_64BIT
281#define CONFIG_SYS_QMAN_MEM_PHYS 0xff4200000ull
282#else
283#define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE
284#endif
285#define CONFIG_SYS_QMAN_MEM_SIZE 0x00200000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500286#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
287#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
288#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
289#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
290#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
291 CONFIG_SYS_QMAN_CENA_SIZE)
292#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
293#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
Mingkai Huf354b532011-07-07 12:29:15 +0800294
295#define CONFIG_SYS_DPAA_FMAN
296#define CONFIG_SYS_DPAA_PME
Mingkai Huf354b532011-07-07 12:29:15 +0800297
Mingkai Huf354b532011-07-07 12:29:15 +0800298#ifdef CONFIG_FMAN_ENET
299#define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR 0x2
300#define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR 0x3
301#define CONFIG_SYS_FM1_DTSEC3_PHY_ADDR 0x4
302#define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR 0x1
303#define CONFIG_SYS_FM1_DTSEC5_PHY_ADDR 0x0
304
305#define CONFIG_SYS_FM1_DTSEC1_RISER_PHY_ADDR 0x1c
306#define CONFIG_SYS_FM1_DTSEC2_RISER_PHY_ADDR 0x1d
307#define CONFIG_SYS_FM1_DTSEC3_RISER_PHY_ADDR 0x1e
308#define CONFIG_SYS_FM1_DTSEC4_RISER_PHY_ADDR 0x1f
309
Mingkai Hu4c46d822011-07-19 16:20:13 +0800310#define CONFIG_SYS_FM1_10GEC1_PHY_ADDR 0
311
Mingkai Huf354b532011-07-07 12:29:15 +0800312#define CONFIG_SYS_TBIPA_VALUE 8
Mingkai Huf354b532011-07-07 12:29:15 +0800313#endif
314
315/*
316 * Environment
317 */
318#define CONFIG_LOADS_ECHO /* echo on for serial download */
319#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
320
Mingkai Huf354b532011-07-07 12:29:15 +0800321#ifdef CONFIG_MMC
Mingkai Huf354b532011-07-07 12:29:15 +0800322#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
Mingkai Huf354b532011-07-07 12:29:15 +0800323#endif
324
325/*
326 * Miscellaneous configurable options
327 */
Mingkai Huf354b532011-07-07 12:29:15 +0800328
329/*
330 * For booting Linux, the board info and command line data
331 * have to be in the first 64 MB of memory, since this is
332 * the maximum mapped by the Linux kernel during initialization.
333 */
334#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory for Linux */
Mingkai Huf354b532011-07-07 12:29:15 +0800335
Mingkai Huf354b532011-07-07 12:29:15 +0800336/*
337 * Environment Configuration
338 */
Joe Hershberger257ff782011-10-13 13:03:47 +0000339#define CONFIG_ROOTPATH "/opt/nfsroot"
Mingkai Huf354b532011-07-07 12:29:15 +0800340#define CONFIG_UBOOTPATH u-boot.bin
341
Mingkai Huf354b532011-07-07 12:29:15 +0800342#define __USB_PHY_TYPE utmi
343
344#define CONFIG_EXTRA_ENV_SETTINGS \
345 "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \
346 "bank_intlv=cs0_cs1\0" \
347 "netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200348 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
Simon Glass72cc5382022-10-20 18:22:39 -0600349 "ubootaddr=" __stringify(CONFIG_TEXT_BASE) "\0" \
Mingkai Huf354b532011-07-07 12:29:15 +0800350 "tftpflash=tftpboot $loadaddr $uboot && " \
351 "protect off $ubootaddr +$filesize && " \
352 "erase $ubootaddr +$filesize && " \
353 "cp.b $loadaddr $ubootaddr $filesize && " \
354 "protect on $ubootaddr +$filesize && " \
355 "cmp.b $loadaddr $ubootaddr $filesize\0" \
356 "consoledev=ttyS0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200357 "usb_phy_type=" __stringify(__USB_PHY_TYPE) "\0" \
Mingkai Huf354b532011-07-07 12:29:15 +0800358 "usb_dr_mode=host\0" \
359 "ramdiskaddr=2000000\0" \
360 "ramdiskfile=p2041rdb/ramdisk.uboot\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500361 "fdtaddr=1e00000\0" \
Mingkai Huf354b532011-07-07 12:29:15 +0800362 "fdtfile=p2041rdb/p2041rdb.dtb\0" \
Kim Phillips1dedccc2014-05-14 19:33:45 -0500363 "bdev=sda3\0"
Mingkai Huf354b532011-07-07 12:29:15 +0800364
Mingkai Huf354b532011-07-07 12:29:15 +0800365#include <asm/fsl_secure_boot.h>
Mingkai Huf354b532011-07-07 12:29:15 +0800366
Mingkai Huf354b532011-07-07 12:29:15 +0800367#endif /* __CONFIG_H */