Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
Dinh Nguyen | ad51f7c | 2012-10-04 06:46:02 +0000 | [diff] [blame] | 2 | /* |
Ley Foon Tan | b149f2b | 2017-04-26 02:44:36 +0800 | [diff] [blame] | 3 | * Copyright (C) 2012-2017 Altera Corporation <www.altera.com> |
Dinh Nguyen | ad51f7c | 2012-10-04 06:46:02 +0000 | [diff] [blame] | 4 | */ |
| 5 | |
Tom Rini | dec7ea0 | 2024-05-20 13:35:03 -0600 | [diff] [blame] | 6 | #include <config.h> |
Simon Glass | ed38aef | 2020-05-10 11:40:03 -0600 | [diff] [blame] | 7 | #include <command.h> |
Simon Glass | 1d91ba7 | 2019-11-14 12:57:37 -0700 | [diff] [blame] | 8 | #include <cpu_func.h> |
Simon Glass | f11478f | 2019-12-28 10:45:07 -0700 | [diff] [blame] | 9 | #include <hang.h> |
Simon Glass | 274e0b0 | 2020-05-10 11:39:56 -0600 | [diff] [blame] | 10 | #include <asm/cache.h> |
Simon Glass | 9758973 | 2020-05-10 11:40:02 -0600 | [diff] [blame] | 11 | #include <init.h> |
Simon Glass | 3ba929a | 2020-10-30 21:38:53 -0600 | [diff] [blame] | 12 | #include <asm/global_data.h> |
Dinh Nguyen | ad51f7c | 2012-10-04 06:46:02 +0000 | [diff] [blame] | 13 | #include <asm/io.h> |
Dinh Nguyen | 8ed6661 | 2015-08-01 03:42:10 +0200 | [diff] [blame] | 14 | #include <errno.h> |
Marek Vasut | f3f8fe2 | 2015-07-25 19:33:56 +0200 | [diff] [blame] | 15 | #include <fdtdec.h> |
Masahiro Yamada | 75f82d0 | 2018-03-05 01:20:11 +0900 | [diff] [blame] | 16 | #include <linux/libfdt.h> |
Pavel Machek | c721380 | 2014-09-08 14:08:45 +0200 | [diff] [blame] | 17 | #include <altera.h> |
Pavel Machek | ce340e9 | 2014-07-14 14:14:17 +0200 | [diff] [blame] | 18 | #include <miiphy.h> |
| 19 | #include <netdev.h> |
Stefan Roese | 3bfb591 | 2014-12-19 13:49:10 +0100 | [diff] [blame] | 20 | #include <watchdog.h> |
Ley Foon Tan | b149f2b | 2017-04-26 02:44:36 +0800 | [diff] [blame] | 21 | #include <asm/arch/misc.h> |
Pavel Machek | 56a00ab | 2014-09-09 14:03:28 +0200 | [diff] [blame] | 22 | #include <asm/arch/reset_manager.h> |
Dinh Nguyen | 8ed6661 | 2015-08-01 03:42:10 +0200 | [diff] [blame] | 23 | #include <asm/arch/scan_manager.h> |
Pavel Machek | 57d75eb | 2014-09-08 14:08:45 +0200 | [diff] [blame] | 24 | #include <asm/arch/system_manager.h> |
Marek Vasut | 56916e4 | 2014-09-15 03:58:22 +0200 | [diff] [blame] | 25 | #include <asm/arch/nic301.h> |
Pavel Machek | e918e33 | 2014-09-08 14:08:45 +0200 | [diff] [blame] | 26 | #include <asm/arch/scu.h> |
Marek Vasut | 56916e4 | 2014-09-15 03:58:22 +0200 | [diff] [blame] | 27 | #include <asm/pl310.h> |
Simon Glass | bdd5f81 | 2023-09-14 18:21:46 -0600 | [diff] [blame] | 28 | #include <linux/printk.h> |
Dinh Nguyen | ad51f7c | 2012-10-04 06:46:02 +0000 | [diff] [blame] | 29 | |
| 30 | DECLARE_GLOBAL_DATA_PTR; |
| 31 | |
Ley Foon Tan | 2669591 | 2019-11-08 10:38:21 +0800 | [diff] [blame] | 32 | phys_addr_t socfpga_clkmgr_base __section(".data"); |
Ley Foon Tan | fed4c95 | 2019-11-08 10:38:19 +0800 | [diff] [blame] | 33 | phys_addr_t socfpga_rstmgr_base __section(".data"); |
Ley Foon Tan | 3d3a860 | 2019-11-08 10:38:20 +0800 | [diff] [blame] | 34 | phys_addr_t socfpga_sysmgr_base __section(".data"); |
Ley Foon Tan | fed4c95 | 2019-11-08 10:38:19 +0800 | [diff] [blame] | 35 | |
Ley Foon Tan | 6fa091d | 2018-05-18 22:05:25 +0800 | [diff] [blame] | 36 | #ifdef CONFIG_SYS_L2_PL310 |
Ley Foon Tan | b149f2b | 2017-04-26 02:44:36 +0800 | [diff] [blame] | 37 | static const struct pl310_regs *const pl310 = |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 38 | (struct pl310_regs *)CFG_SYS_PL310_BASE; |
Ley Foon Tan | 6fa091d | 2018-05-18 22:05:25 +0800 | [diff] [blame] | 39 | #endif |
Ley Foon Tan | b149f2b | 2017-04-26 02:44:36 +0800 | [diff] [blame] | 40 | |
| 41 | struct bsel bsel_str[] = { |
| 42 | { "rsvd", "Reserved", }, |
| 43 | { "fpga", "FPGA (HPS2FPGA Bridge)", }, |
| 44 | { "nand", "NAND Flash (1.8V)", }, |
| 45 | { "nand", "NAND Flash (3.0V)", }, |
| 46 | { "sd", "SD/MMC External Transceiver (1.8V)", }, |
| 47 | { "sd", "SD/MMC Internal Transceiver (3.0V)", }, |
| 48 | { "qspi", "QSPI Flash (1.8V)", }, |
| 49 | { "qspi", "QSPI Flash (3.0V)", }, |
| 50 | }; |
Pavel Machek | 57d75eb | 2014-09-08 14:08:45 +0200 | [diff] [blame] | 51 | |
Dinh Nguyen | ad51f7c | 2012-10-04 06:46:02 +0000 | [diff] [blame] | 52 | int dram_init(void) |
| 53 | { |
Siva Durga Prasad Paladugu | b3d55ea | 2018-07-16 15:56:11 +0530 | [diff] [blame] | 54 | if (fdtdec_setup_mem_size_base() != 0) |
Marek Vasut | 1530317 | 2018-05-28 17:09:45 +0200 | [diff] [blame] | 55 | return -EINVAL; |
| 56 | |
Dinh Nguyen | ad51f7c | 2012-10-04 06:46:02 +0000 | [diff] [blame] | 57 | return 0; |
| 58 | } |
Pavel Machek | 57d75eb | 2014-09-08 14:08:45 +0200 | [diff] [blame] | 59 | |
Marek Vasut | d515794 | 2014-09-21 13:57:40 +0200 | [diff] [blame] | 60 | void enable_caches(void) |
| 61 | { |
Trevor Woerner | 43ec7e0 | 2019-05-03 09:41:00 -0400 | [diff] [blame] | 62 | #if !CONFIG_IS_ENABLED(SYS_ICACHE_OFF) |
Marek Vasut | d515794 | 2014-09-21 13:57:40 +0200 | [diff] [blame] | 63 | icache_enable(); |
| 64 | #endif |
Trevor Woerner | 43ec7e0 | 2019-05-03 09:41:00 -0400 | [diff] [blame] | 65 | #if !CONFIG_IS_ENABLED(SYS_DCACHE_OFF) |
Marek Vasut | d515794 | 2014-09-21 13:57:40 +0200 | [diff] [blame] | 66 | dcache_enable(); |
| 67 | #endif |
| 68 | } |
| 69 | |
Ley Foon Tan | 6fa091d | 2018-05-18 22:05:25 +0800 | [diff] [blame] | 70 | #ifdef CONFIG_SYS_L2_PL310 |
Dinh Nguyen | e89ff70 | 2015-10-15 10:13:36 -0500 | [diff] [blame] | 71 | void v7_outer_cache_enable(void) |
| 72 | { |
Dinh Nguyen | 86fbf9d | 2019-04-23 16:55:05 -0500 | [diff] [blame] | 73 | struct udevice *dev; |
Marek Vasut | 9f7b30d | 2015-12-20 04:00:09 +0100 | [diff] [blame] | 74 | |
Dinh Nguyen | 86fbf9d | 2019-04-23 16:55:05 -0500 | [diff] [blame] | 75 | if (uclass_get_device(UCLASS_CACHE, 0, &dev)) |
| 76 | pr_err("cache controller driver NOT found!\n"); |
Marek Vasut | 9f7b30d | 2015-12-20 04:00:09 +0100 | [diff] [blame] | 77 | } |
| 78 | |
| 79 | void v7_outer_cache_disable(void) |
| 80 | { |
| 81 | /* Disable the L2 cache */ |
| 82 | clrbits_le32(&pl310->pl310_ctrl, L2X0_CTRL_EN); |
Dinh Nguyen | e89ff70 | 2015-10-15 10:13:36 -0500 | [diff] [blame] | 83 | } |
Marek Vasut | b6ba490 | 2019-03-21 23:05:38 +0100 | [diff] [blame] | 84 | |
| 85 | void socfpga_pl310_clear(void) |
| 86 | { |
| 87 | u32 mask = 0xff, ena = 0; |
| 88 | |
| 89 | icache_enable(); |
| 90 | |
| 91 | /* Disable the L2 cache */ |
| 92 | clrbits_le32(&pl310->pl310_ctrl, L2X0_CTRL_EN); |
| 93 | |
| 94 | writel(0x0, &pl310->pl310_tag_latency_ctrl); |
| 95 | writel(0x10, &pl310->pl310_data_latency_ctrl); |
| 96 | |
| 97 | /* enable BRESP, instruction and data prefetch, full line of zeroes */ |
| 98 | setbits_le32(&pl310->pl310_aux_ctrl, |
| 99 | L310_AUX_CTRL_DATA_PREFETCH_MASK | |
| 100 | L310_AUX_CTRL_INST_PREFETCH_MASK | |
| 101 | L310_SHARED_ATT_OVERRIDE_ENABLE); |
| 102 | |
| 103 | /* Enable the L2 cache */ |
| 104 | ena = readl(&pl310->pl310_ctrl); |
| 105 | ena |= L2X0_CTRL_EN; |
| 106 | |
| 107 | /* |
| 108 | * Invalidate the PL310 L2 cache. Keep the invalidation code |
| 109 | * entirely in L1 I-cache to avoid any bus traffic through |
| 110 | * the L2. |
| 111 | */ |
| 112 | asm volatile( |
| 113 | ".align 5 \n" |
| 114 | " b 3f \n" |
| 115 | "1: str %1, [%4] \n" |
| 116 | " dsb \n" |
| 117 | " isb \n" |
| 118 | " str %0, [%2] \n" |
| 119 | " dsb \n" |
| 120 | " isb \n" |
| 121 | "2: ldr %0, [%2] \n" |
| 122 | " cmp %0, #0 \n" |
| 123 | " bne 2b \n" |
| 124 | " str %0, [%3] \n" |
| 125 | " dsb \n" |
| 126 | " isb \n" |
| 127 | " b 4f \n" |
| 128 | "3: b 1b \n" |
| 129 | "4: nop \n" |
| 130 | : "+r"(mask), "+r"(ena) |
| 131 | : "r"(&pl310->pl310_inv_way), |
| 132 | "r"(&pl310->pl310_cache_sync), "r"(&pl310->pl310_ctrl) |
| 133 | : "memory", "cc"); |
| 134 | |
| 135 | /* Disable the L2 cache */ |
| 136 | clrbits_le32(&pl310->pl310_ctrl, L2X0_CTRL_EN); |
| 137 | } |
Ley Foon Tan | 6fa091d | 2018-05-18 22:05:25 +0800 | [diff] [blame] | 138 | #endif |
Dinh Nguyen | e89ff70 | 2015-10-15 10:13:36 -0500 | [diff] [blame] | 139 | |
Chin Liang See | bff262c | 2014-06-10 02:23:45 -0500 | [diff] [blame] | 140 | #if defined(CONFIG_SYS_CONSOLE_IS_IN_ENV) && \ |
| 141 | defined(CONFIG_SYS_CONSOLE_OVERWRITE_ROUTINE) |
| 142 | int overwrite_console(void) |
| 143 | { |
| 144 | return 0; |
| 145 | } |
| 146 | #endif |
| 147 | |
Pavel Machek | c721380 | 2014-09-08 14:08:45 +0200 | [diff] [blame] | 148 | #ifdef CONFIG_FPGA |
Pavel Machek | c721380 | 2014-09-08 14:08:45 +0200 | [diff] [blame] | 149 | /* add device descriptor to FPGA device table */ |
Ang, Chee Hong | ff14f16 | 2018-12-19 18:35:15 -0800 | [diff] [blame] | 150 | void socfpga_fpga_add(void *fpga_desc) |
Pavel Machek | c721380 | 2014-09-08 14:08:45 +0200 | [diff] [blame] | 151 | { |
Pavel Machek | c721380 | 2014-09-08 14:08:45 +0200 | [diff] [blame] | 152 | fpga_init(); |
Ang, Chee Hong | ff14f16 | 2018-12-19 18:35:15 -0800 | [diff] [blame] | 153 | fpga_add(fpga_altera, fpga_desc); |
Pavel Machek | c721380 | 2014-09-08 14:08:45 +0200 | [diff] [blame] | 154 | } |
Pavel Machek | c721380 | 2014-09-08 14:08:45 +0200 | [diff] [blame] | 155 | #endif |
| 156 | |
Pavel Machek | 56a00ab | 2014-09-09 14:03:28 +0200 | [diff] [blame] | 157 | int arch_cpu_init(void) |
| 158 | { |
Ley Foon Tan | fed4c95 | 2019-11-08 10:38:19 +0800 | [diff] [blame] | 159 | socfpga_get_managers_addr(); |
| 160 | |
Stefan Roese | 3bfb591 | 2014-12-19 13:49:10 +0100 | [diff] [blame] | 161 | #ifdef CONFIG_HW_WATCHDOG |
| 162 | /* |
| 163 | * In case the watchdog is enabled, make sure to (re-)configure it |
| 164 | * so that the defined timeout is valid. Otherwise the SPL (Perloader) |
| 165 | * timeout value is still active which might too short for Linux |
| 166 | * booting. |
| 167 | */ |
| 168 | hw_watchdog_init(); |
| 169 | #else |
Pavel Machek | 56a00ab | 2014-09-09 14:03:28 +0200 | [diff] [blame] | 170 | /* |
| 171 | * If the HW watchdog is NOT enabled, make sure it is not running, |
| 172 | * for example because it was enabled in the preloader. This might |
| 173 | * trigger a watchdog-triggered reboot of Linux kernel later. |
Marek Vasut | 75f6b5c | 2015-07-09 02:51:56 +0200 | [diff] [blame] | 174 | * Toggle watchdog reset, so watchdog in not running state. |
Pavel Machek | 56a00ab | 2014-09-09 14:03:28 +0200 | [diff] [blame] | 175 | */ |
Marek Vasut | 75f6b5c | 2015-07-09 02:51:56 +0200 | [diff] [blame] | 176 | socfpga_per_reset(SOCFPGA_RESET(L4WD0), 1); |
| 177 | socfpga_per_reset(SOCFPGA_RESET(L4WD0), 0); |
Pavel Machek | 56a00ab | 2014-09-09 14:03:28 +0200 | [diff] [blame] | 178 | #endif |
Stefan Roese | 3bfb591 | 2014-12-19 13:49:10 +0100 | [diff] [blame] | 179 | |
Pavel Machek | 56a00ab | 2014-09-09 14:03:28 +0200 | [diff] [blame] | 180 | return 0; |
| 181 | } |
Marek Vasut | 3386c85 | 2018-04-23 22:49:31 +0200 | [diff] [blame] | 182 | |
Ley Foon Tan | 4cc6b58 | 2018-05-24 00:17:23 +0800 | [diff] [blame] | 183 | #ifndef CONFIG_SPL_BUILD |
Simon Glass | ed38aef | 2020-05-10 11:40:03 -0600 | [diff] [blame] | 184 | static int do_bridge(struct cmd_tbl *cmdtp, int flag, int argc, |
| 185 | char *const argv[]) |
Ley Foon Tan | 4cc6b58 | 2018-05-24 00:17:23 +0800 | [diff] [blame] | 186 | { |
Marek Vasut | 713a8a2 | 2019-04-16 22:28:08 +0200 | [diff] [blame] | 187 | unsigned int mask = ~0; |
| 188 | |
| 189 | if (argc < 2 || argc > 3) |
Ley Foon Tan | 4cc6b58 | 2018-05-24 00:17:23 +0800 | [diff] [blame] | 190 | return CMD_RET_USAGE; |
| 191 | |
| 192 | argv++; |
| 193 | |
Marek Vasut | 713a8a2 | 2019-04-16 22:28:08 +0200 | [diff] [blame] | 194 | if (argc == 3) |
Simon Glass | 3ff49ec | 2021-07-24 09:03:29 -0600 | [diff] [blame] | 195 | mask = hextoul(argv[1], NULL); |
Marek Vasut | 713a8a2 | 2019-04-16 22:28:08 +0200 | [diff] [blame] | 196 | |
Ley Foon Tan | 4cc6b58 | 2018-05-24 00:17:23 +0800 | [diff] [blame] | 197 | switch (*argv[0]) { |
| 198 | case 'e': /* Enable */ |
Marek Vasut | 713a8a2 | 2019-04-16 22:28:08 +0200 | [diff] [blame] | 199 | do_bridge_reset(1, mask); |
Ley Foon Tan | 4cc6b58 | 2018-05-24 00:17:23 +0800 | [diff] [blame] | 200 | break; |
| 201 | case 'd': /* Disable */ |
Marek Vasut | 713a8a2 | 2019-04-16 22:28:08 +0200 | [diff] [blame] | 202 | do_bridge_reset(0, mask); |
Ley Foon Tan | 4cc6b58 | 2018-05-24 00:17:23 +0800 | [diff] [blame] | 203 | break; |
| 204 | default: |
| 205 | return CMD_RET_USAGE; |
| 206 | } |
| 207 | |
| 208 | return 0; |
| 209 | } |
| 210 | |
Marek Vasut | 713a8a2 | 2019-04-16 22:28:08 +0200 | [diff] [blame] | 211 | U_BOOT_CMD(bridge, 3, 1, do_bridge, |
Ley Foon Tan | f9c7f79 | 2018-05-24 00:17:30 +0800 | [diff] [blame] | 212 | "SoCFPGA HPS FPGA bridge control", |
Marek Vasut | 713a8a2 | 2019-04-16 22:28:08 +0200 | [diff] [blame] | 213 | "enable [mask] - Enable HPS-to-FPGA, FPGA-to-HPS, LWHPS-to-FPGA bridges\n" |
| 214 | "bridge disable [mask] - Enable HPS-to-FPGA, FPGA-to-HPS, LWHPS-to-FPGA bridges\n" |
Ley Foon Tan | f9c7f79 | 2018-05-24 00:17:30 +0800 | [diff] [blame] | 215 | "" |
Ley Foon Tan | 4cc6b58 | 2018-05-24 00:17:23 +0800 | [diff] [blame] | 216 | ); |
| 217 | |
| 218 | #endif |
Ley Foon Tan | fed4c95 | 2019-11-08 10:38:19 +0800 | [diff] [blame] | 219 | |
| 220 | static int socfpga_get_base_addr(const char *compat, phys_addr_t *base) |
| 221 | { |
| 222 | const void *blob = gd->fdt_blob; |
| 223 | struct fdt_resource r; |
| 224 | int node; |
| 225 | int ret; |
| 226 | |
| 227 | node = fdt_node_offset_by_compatible(blob, -1, compat); |
| 228 | if (node < 0) |
| 229 | return node; |
| 230 | |
| 231 | if (!fdtdec_get_is_enabled(blob, node)) |
| 232 | return -ENODEV; |
| 233 | |
| 234 | ret = fdt_get_resource(blob, node, "reg", 0, &r); |
| 235 | if (ret) |
| 236 | return ret; |
| 237 | |
| 238 | *base = (phys_addr_t)r.start; |
| 239 | |
| 240 | return 0; |
| 241 | } |
| 242 | |
| 243 | void socfpga_get_managers_addr(void) |
| 244 | { |
| 245 | int ret; |
| 246 | |
| 247 | ret = socfpga_get_base_addr("altr,rst-mgr", &socfpga_rstmgr_base); |
| 248 | if (ret) |
| 249 | hang(); |
Ley Foon Tan | 3d3a860 | 2019-11-08 10:38:20 +0800 | [diff] [blame] | 250 | |
| 251 | ret = socfpga_get_base_addr("altr,sys-mgr", &socfpga_sysmgr_base); |
| 252 | if (ret) |
| 253 | hang(); |
Ley Foon Tan | 2669591 | 2019-11-08 10:38:21 +0800 | [diff] [blame] | 254 | |
Ley Foon Tan | ef5458f | 2019-11-27 15:55:22 +0800 | [diff] [blame] | 255 | #ifdef CONFIG_TARGET_SOCFPGA_AGILEX |
| 256 | ret = socfpga_get_base_addr("intel,agilex-clkmgr", |
| 257 | &socfpga_clkmgr_base); |
Siew Chin Lim | c16c7ec | 2021-08-10 11:26:31 +0800 | [diff] [blame] | 258 | #elif IS_ENABLED(CONFIG_TARGET_SOCFPGA_N5X) |
| 259 | ret = socfpga_get_base_addr("intel,n5x-clkmgr", |
| 260 | &socfpga_clkmgr_base); |
Ley Foon Tan | ef5458f | 2019-11-27 15:55:22 +0800 | [diff] [blame] | 261 | #else |
Ley Foon Tan | 2669591 | 2019-11-08 10:38:21 +0800 | [diff] [blame] | 262 | ret = socfpga_get_base_addr("altr,clk-mgr", &socfpga_clkmgr_base); |
Ley Foon Tan | ef5458f | 2019-11-27 15:55:22 +0800 | [diff] [blame] | 263 | #endif |
Ley Foon Tan | 2669591 | 2019-11-08 10:38:21 +0800 | [diff] [blame] | 264 | if (ret) |
| 265 | hang(); |
Ley Foon Tan | fed4c95 | 2019-11-08 10:38:19 +0800 | [diff] [blame] | 266 | } |
| 267 | |
| 268 | phys_addr_t socfpga_get_rstmgr_addr(void) |
| 269 | { |
| 270 | return socfpga_rstmgr_base; |
| 271 | } |
Ley Foon Tan | 3d3a860 | 2019-11-08 10:38:20 +0800 | [diff] [blame] | 272 | |
| 273 | phys_addr_t socfpga_get_sysmgr_addr(void) |
| 274 | { |
| 275 | return socfpga_sysmgr_base; |
| 276 | } |
Ley Foon Tan | 2669591 | 2019-11-08 10:38:21 +0800 | [diff] [blame] | 277 | |
| 278 | phys_addr_t socfpga_get_clkmgr_addr(void) |
| 279 | { |
| 280 | return socfpga_clkmgr_base; |
| 281 | } |