blob: a078643708f79d3f20d3fd8953200dced085d56b [file] [log] [blame]
Priyanka Jainfd45ca02018-11-28 13:04:27 +00001// SPDX-License-Identifier: GPL-2.0+
2/*
Wasim Khan4c4c1f82021-06-17 09:12:59 +02003 * Copyright 2018-2021 NXP
Priyanka Jainfd45ca02018-11-28 13:04:27 +00004 */
5
6#include <common.h>
Simon Glass85d65312019-12-28 10:44:58 -07007#include <clock_legacy.h>
Priyanka Jainfd45ca02018-11-28 13:04:27 +00008#include <dm.h>
Simon Glass97589732020-05-10 11:40:02 -06009#include <init.h>
Simon Glass3ba929a2020-10-30 21:38:53 -060010#include <asm/global_data.h>
Priyanka Jainfd45ca02018-11-28 13:04:27 +000011#include <dm/platform_data/serial_pl01x.h>
12#include <i2c.h>
13#include <malloc.h>
14#include <errno.h>
15#include <netdev.h>
16#include <fsl_ddr.h>
Priyanka Jainfd45ca02018-11-28 13:04:27 +000017#include <asm/io.h>
18#include <fdt_support.h>
Simon Glass4dcacfc2020-05-10 11:40:13 -060019#include <linux/bitops.h>
Priyanka Jainfd45ca02018-11-28 13:04:27 +000020#include <linux/libfdt.h>
Yangbo Lue1a3cc72020-06-17 18:08:59 +080021#include <linux/delay.h>
Priyanka Jainfd45ca02018-11-28 13:04:27 +000022#include <fsl-mc/fsl_mc.h>
Simon Glass9d1f6192019-08-02 09:44:25 -060023#include <env_internal.h>
Priyanka Jainfd45ca02018-11-28 13:04:27 +000024#include <efi_loader.h>
25#include <asm/arch/mmu.h>
26#include <hwconfig.h>
Pankaj Bansalc6b6ba62019-08-17 01:07:32 +000027#include <asm/arch/clock.h>
28#include <asm/arch/config.h>
Priyanka Jainfd45ca02018-11-28 13:04:27 +000029#include <asm/arch/fsl_serdes.h>
30#include <asm/arch/soc.h>
Stephen Carlson70b1e8c2021-06-22 16:43:03 -070031#include "../common/i2c_mux.h"
32
Priyanka Jainfd45ca02018-11-28 13:04:27 +000033#include "../common/qixis.h"
34#include "../common/vid.h"
35#include <fsl_immap.h>
Laurentiu Tudor7085d072019-10-18 09:01:55 +000036#include <asm/arch-fsl-layerscape/fsl_icid.h>
Meenakshi Aggarwal8a03b0d2020-12-04 20:17:28 +053037#include "lx2160a.h"
Priyanka Jainfd45ca02018-11-28 13:04:27 +000038
Meenakshi Aggarwal936a68d2018-11-30 22:32:12 +053039#ifdef CONFIG_EMC2305
40#include "../common/emc2305.h"
41#endif
42
Meenakshi Aggarwal8a03b0d2020-12-04 20:17:28 +053043#if defined(CONFIG_TARGET_LX2160AQDS) || defined(CONFIG_TARGET_LX2162AQDS)
Pankaj Bansal338baa32019-02-08 10:29:58 +000044#define CFG_MUX_I2C_SDHC(reg, value) ((reg & 0x3f) | value)
45#define SET_CFG_MUX1_SDHC1_SDHC(reg) (reg & 0x3f)
46#define SET_CFG_MUX2_SDHC1_SPI(reg, value) ((reg & 0xcf) | value)
47#define SET_CFG_MUX3_SDHC1_SPI(reg, value) ((reg & 0xf8) | value)
48#define SET_CFG_MUX_SDHC2_DSPI(reg, value) ((reg & 0xf8) | value)
49#define SET_CFG_MUX1_SDHC1_DSPI(reg, value) ((reg & 0x3f) | value)
50#define SDHC1_BASE_PMUX_DSPI 2
51#define SDHC2_BASE_PMUX_DSPI 2
52#define IIC5_PMUX_SPI3 3
Meenakshi Aggarwal8a03b0d2020-12-04 20:17:28 +053053#endif /* CONFIG_TARGET_LX2160AQDS or CONFIG_TARGET_LX2162AQDS */
Pankaj Bansal338baa32019-02-08 10:29:58 +000054
Priyanka Jainfd45ca02018-11-28 13:04:27 +000055DECLARE_GLOBAL_DATA_PTR;
56
Simon Glassb75b15b2020-12-03 16:55:23 -070057static struct pl01x_serial_plat serial0 = {
Priyanka Jainfd45ca02018-11-28 13:04:27 +000058#if CONFIG_CONS_INDEX == 0
59 .base = CONFIG_SYS_SERIAL0,
60#elif CONFIG_CONS_INDEX == 1
61 .base = CONFIG_SYS_SERIAL1,
62#else
63#error "Unsupported console index value."
64#endif
65 .type = TYPE_PL011,
66};
67
Simon Glass1d8364a2020-12-28 20:34:54 -070068U_BOOT_DRVINFO(nxp_serial0) = {
Priyanka Jainfd45ca02018-11-28 13:04:27 +000069 .name = "serial_pl01x",
Simon Glass71fa5b42020-12-03 16:55:18 -070070 .plat = &serial0,
Priyanka Jainfd45ca02018-11-28 13:04:27 +000071};
72
Simon Glassb75b15b2020-12-03 16:55:23 -070073static struct pl01x_serial_plat serial1 = {
Priyanka Jainfd45ca02018-11-28 13:04:27 +000074 .base = CONFIG_SYS_SERIAL1,
75 .type = TYPE_PL011,
76};
77
Simon Glass1d8364a2020-12-28 20:34:54 -070078U_BOOT_DRVINFO(nxp_serial1) = {
Priyanka Jainfd45ca02018-11-28 13:04:27 +000079 .name = "serial_pl01x",
Simon Glass71fa5b42020-12-03 16:55:18 -070080 .plat = &serial1,
Priyanka Jainfd45ca02018-11-28 13:04:27 +000081};
82
Priyanka Jainfd45ca02018-11-28 13:04:27 +000083static void uart_get_clock(void)
84{
85 serial0.clock = get_serial_clock();
86 serial1.clock = get_serial_clock();
87}
88
89int board_early_init_f(void)
90{
Tom Rini714482a2021-08-18 23:12:25 -040091#if defined(CONFIG_SYS_I2C_EARLY_INIT) && defined(CONFIG_SPL_BUILD)
Priyanka Jainfd45ca02018-11-28 13:04:27 +000092 i2c_early_init_f();
93#endif
94 /* get required clock for UART IP */
95 uart_get_clock();
96
Meenakshi Aggarwal936a68d2018-11-30 22:32:12 +053097#ifdef CONFIG_EMC2305
Stephen Carlson70b1e8c2021-06-22 16:43:03 -070098 select_i2c_ch_pca9547(I2C_MUX_CH_EMC2305, 0);
Wasim Khan14241982020-08-27 19:13:34 +053099 emc2305_init(I2C_EMC2305_ADDR);
100 set_fan_speed(I2C_EMC2305_PWM, I2C_EMC2305_ADDR);
Stephen Carlson70b1e8c2021-06-22 16:43:03 -0700101 select_i2c_ch_pca9547(I2C_MUX_CH_DEFAULT, 0);
Meenakshi Aggarwal936a68d2018-11-30 22:32:12 +0530102#endif
103
Priyanka Jainfd45ca02018-11-28 13:04:27 +0000104 fsl_lsch3_early_init_f();
105 return 0;
106}
107
Pankaj Bansalc6b6ba62019-08-17 01:07:32 +0000108#ifdef CONFIG_OF_BOARD_FIXUP
109int board_fix_fdt(void *fdt)
110{
111 char *reg_names, *reg_name;
112 int names_len, old_name_len, new_name_len, remaining_names_len;
113 struct str_map {
114 char *old_str;
115 char *new_str;
116 } reg_names_map[] = {
Pankaj Bansal58ace212019-11-20 09:12:47 +0000117 { "ccsr", "dbi" },
Pankaj Bansalc6b6ba62019-08-17 01:07:32 +0000118 { "pf_ctrl", "ctrl" }
119 };
Pankaj Bansal844e0ed2020-01-15 05:57:00 +0000120 int off = -1, i = 0;
Pankaj Bansalc6b6ba62019-08-17 01:07:32 +0000121
122 if (IS_SVR_REV(get_svr(), 1, 0))
123 return 0;
124
Marek Behún5d6b4482022-01-20 01:04:42 +0100125 fdt_for_each_node_by_compatible(off, fdt, -1, "fsl,lx2160a-pcie") {
Pankaj Bansalc6b6ba62019-08-17 01:07:32 +0000126 fdt_setprop(fdt, off, "compatible", "fsl,ls-pcie",
127 strlen("fsl,ls-pcie") + 1);
128
129 reg_names = (char *)fdt_getprop(fdt, off, "reg-names",
130 &names_len);
131 if (!reg_names)
132 continue;
133
134 reg_name = reg_names;
135 remaining_names_len = names_len - (reg_name - reg_names);
Vikas Singh1fe634a2020-02-12 13:47:09 +0530136 i = 0;
Pankaj Bansal844e0ed2020-01-15 05:57:00 +0000137 while ((i < ARRAY_SIZE(reg_names_map)) && remaining_names_len) {
Pankaj Bansalc6b6ba62019-08-17 01:07:32 +0000138 old_name_len = strlen(reg_names_map[i].old_str);
139 new_name_len = strlen(reg_names_map[i].new_str);
140 if (memcmp(reg_name, reg_names_map[i].old_str,
141 old_name_len) == 0) {
142 /* first only leave required bytes for new_str
143 * and copy rest of the string after it
144 */
145 memcpy(reg_name + new_name_len,
146 reg_name + old_name_len,
147 remaining_names_len - old_name_len);
148 /* Now copy new_str */
149 memcpy(reg_name, reg_names_map[i].new_str,
150 new_name_len);
151 names_len -= old_name_len;
152 names_len += new_name_len;
Pankaj Bansal844e0ed2020-01-15 05:57:00 +0000153 i++;
Pankaj Bansalc6b6ba62019-08-17 01:07:32 +0000154 }
155
156 reg_name = memchr(reg_name, '\0', remaining_names_len);
157 if (!reg_name)
158 break;
159
160 reg_name += 1;
161
162 remaining_names_len = names_len -
163 (reg_name - reg_names);
164 }
165
166 fdt_setprop(fdt, off, "reg-names", reg_names, names_len);
Pankaj Bansalc6b6ba62019-08-17 01:07:32 +0000167 }
168
169 return 0;
170}
171#endif
172
Meenakshi Aggarwal8a03b0d2020-12-04 20:17:28 +0530173#if defined(CONFIG_TARGET_LX2160AQDS) || defined(CONFIG_TARGET_LX2162AQDS)
Pankaj Bansal338baa32019-02-08 10:29:58 +0000174void esdhc_dspi_status_fixup(void *blob)
175{
176 const char esdhc0_path[] = "/soc/esdhc@2140000";
177 const char esdhc1_path[] = "/soc/esdhc@2150000";
Xiaowei Bao3a13e292020-01-08 14:29:54 +0800178 const char dspi0_path[] = "/soc/spi@2100000";
179 const char dspi1_path[] = "/soc/spi@2110000";
180 const char dspi2_path[] = "/soc/spi@2120000";
Pankaj Bansal338baa32019-02-08 10:29:58 +0000181
182 struct ccsr_gur __iomem *gur = (void *)(CONFIG_SYS_FSL_GUTS_ADDR);
183 u32 sdhc1_base_pmux;
184 u32 sdhc2_base_pmux;
185 u32 iic5_pmux;
186
187 /* Check RCW field sdhc1_base_pmux to enable/disable
188 * esdhc0/dspi0 DT node
189 */
190 sdhc1_base_pmux = gur_in32(&gur->rcwsr[FSL_CHASSIS3_RCWSR12_REGSR - 1])
191 & FSL_CHASSIS3_SDHC1_BASE_PMUX_MASK;
192 sdhc1_base_pmux >>= FSL_CHASSIS3_SDHC1_BASE_PMUX_SHIFT;
193
194 if (sdhc1_base_pmux == SDHC1_BASE_PMUX_DSPI) {
195 do_fixup_by_path(blob, dspi0_path, "status", "okay",
196 sizeof("okay"), 1);
197 do_fixup_by_path(blob, esdhc0_path, "status", "disabled",
198 sizeof("disabled"), 1);
199 } else {
200 do_fixup_by_path(blob, esdhc0_path, "status", "okay",
201 sizeof("okay"), 1);
202 do_fixup_by_path(blob, dspi0_path, "status", "disabled",
203 sizeof("disabled"), 1);
204 }
205
206 /* Check RCW field sdhc2_base_pmux to enable/disable
207 * esdhc1/dspi1 DT node
208 */
209 sdhc2_base_pmux = gur_in32(&gur->rcwsr[FSL_CHASSIS3_RCWSR13_REGSR - 1])
210 & FSL_CHASSIS3_SDHC2_BASE_PMUX_MASK;
211 sdhc2_base_pmux >>= FSL_CHASSIS3_SDHC2_BASE_PMUX_SHIFT;
212
213 if (sdhc2_base_pmux == SDHC2_BASE_PMUX_DSPI) {
214 do_fixup_by_path(blob, dspi1_path, "status", "okay",
215 sizeof("okay"), 1);
216 do_fixup_by_path(blob, esdhc1_path, "status", "disabled",
217 sizeof("disabled"), 1);
218 } else {
219 do_fixup_by_path(blob, esdhc1_path, "status", "okay",
220 sizeof("okay"), 1);
221 do_fixup_by_path(blob, dspi1_path, "status", "disabled",
222 sizeof("disabled"), 1);
223 }
224
225 /* Check RCW field IIC5 to enable dspi2 DT node */
226 iic5_pmux = gur_in32(&gur->rcwsr[FSL_CHASSIS3_RCWSR12_REGSR - 1])
227 & FSL_CHASSIS3_IIC5_PMUX_MASK;
228 iic5_pmux >>= FSL_CHASSIS3_IIC5_PMUX_SHIFT;
229
Xiaowei Bao3a13e292020-01-08 14:29:54 +0800230 if (iic5_pmux == IIC5_PMUX_SPI3)
Pankaj Bansal338baa32019-02-08 10:29:58 +0000231 do_fixup_by_path(blob, dspi2_path, "status", "okay",
232 sizeof("okay"), 1);
Xiaowei Bao3a13e292020-01-08 14:29:54 +0800233 else
234 do_fixup_by_path(blob, dspi2_path, "status", "disabled",
235 sizeof("disabled"), 1);
Pankaj Bansal338baa32019-02-08 10:29:58 +0000236}
237#endif
238
Priyanka Jainfd45ca02018-11-28 13:04:27 +0000239int esdhc_status_fixup(void *blob, const char *compat)
240{
Meenakshi Aggarwal8a03b0d2020-12-04 20:17:28 +0530241#if defined(CONFIG_TARGET_LX2160AQDS) || defined(CONFIG_TARGET_LX2162AQDS)
Pankaj Bansal338baa32019-02-08 10:29:58 +0000242 /* Enable esdhc and dspi DT nodes based on RCW fields */
243 esdhc_dspi_status_fixup(blob);
244#else
Priyanka Jainfd45ca02018-11-28 13:04:27 +0000245 /* Enable both esdhc DT nodes for LX2160ARDB */
246 do_fixup_by_compat(blob, compat, "status", "okay",
247 sizeof("okay"), 1);
Pankaj Bansal338baa32019-02-08 10:29:58 +0000248#endif
Priyanka Jainfd45ca02018-11-28 13:04:27 +0000249 return 0;
250}
251
252#if defined(CONFIG_VID)
253int i2c_multiplexer_select_vid_channel(u8 channel)
254{
Stephen Carlson70b1e8c2021-06-22 16:43:03 -0700255 return select_i2c_ch_pca9547(channel, 0);
Priyanka Jainfd45ca02018-11-28 13:04:27 +0000256}
257
Priyanka Jaine94c3242019-02-04 06:32:36 +0000258int init_func_vid(void)
259{
Meenakshi Aggarwalcdc12002020-02-26 16:46:48 +0530260 int set_vid;
261
262 if (IS_SVR_REV(get_svr(), 1, 0))
263 set_vid = adjust_vdd(800);
264 else
265 set_vid = adjust_vdd(0);
266
267 if (set_vid < 0)
Priyanka Jaine94c3242019-02-04 06:32:36 +0000268 printf("core voltage not adjusted\n");
269
270 return 0;
271}
Priyanka Jainfd45ca02018-11-28 13:04:27 +0000272#endif
273
274int checkboard(void)
275{
276 enum boot_src src = get_boot_src();
277 char buf[64];
278 u8 sw;
Meenakshi Aggarwal8a03b0d2020-12-04 20:17:28 +0530279#if defined(CONFIG_TARGET_LX2160AQDS) || defined(CONFIG_TARGET_LX2162AQDS)
Pankaj Bansal338baa32019-02-08 10:29:58 +0000280 int clock;
281 static const char *const freq[] = {"100", "125", "156.25",
282 "161.13", "322.26", "", "", "",
283 "", "", "", "", "", "", "",
284 "100 separate SSCG"};
285#endif
Priyanka Jainfd45ca02018-11-28 13:04:27 +0000286
287 cpu_name(buf);
Meenakshi Aggarwal8a03b0d2020-12-04 20:17:28 +0530288#if defined(CONFIG_TARGET_LX2160AQDS) || defined(CONFIG_TARGET_LX2162AQDS)
Pankaj Bansal338baa32019-02-08 10:29:58 +0000289 printf("Board: %s-QDS, ", buf);
290#else
Priyanka Jainfd45ca02018-11-28 13:04:27 +0000291 printf("Board: %s-RDB, ", buf);
Pankaj Bansal338baa32019-02-08 10:29:58 +0000292#endif
Priyanka Jainfd45ca02018-11-28 13:04:27 +0000293
294 sw = QIXIS_READ(arch);
295 printf("Board version: %c, boot from ", (sw & 0xf) - 1 + 'A');
296
297 if (src == BOOT_SOURCE_SD_MMC) {
298 puts("SD\n");
Meenakshi Aggarwal74bd4992020-01-23 17:55:10 +0530299 } else if (src == BOOT_SOURCE_SD_MMC2) {
300 puts("eMMC\n");
Priyanka Jainfd45ca02018-11-28 13:04:27 +0000301 } else {
302 sw = QIXIS_READ(brdcfg[0]);
303 sw = (sw >> QIXIS_XMAP_SHIFT) & QIXIS_XMAP_MASK;
304 switch (sw) {
305 case 0:
306 case 4:
307 puts("FlexSPI DEV#0\n");
308 break;
309 case 1:
310 puts("FlexSPI DEV#1\n");
311 break;
312 case 2:
313 case 3:
314 puts("FlexSPI EMU\n");
315 break;
316 default:
317 printf("invalid setting, xmap: %d\n", sw);
318 break;
319 }
320 }
Meenakshi Aggarwal8a03b0d2020-12-04 20:17:28 +0530321#if defined(CONFIG_TARGET_LX2160ARDB)
322 printf("FPGA: v%d.%d\n", QIXIS_READ(scver), QIXIS_READ(tagdata));
323
324 puts("SERDES1 Reference: Clock1 = 161.13MHz Clock2 = 161.13MHz\n");
325 puts("SERDES2 Reference: Clock1 = 100MHz Clock2 = 100MHz\n");
326 puts("SERDES3 Reference: Clock1 = 100MHz Clock2 = 100MHz\n");
327#else
Pankaj Bansal338baa32019-02-08 10:29:58 +0000328 printf("FPGA: v%d (%s), build %d",
329 (int)QIXIS_READ(scver), qixis_read_tag(buf),
330 (int)qixis_read_minor());
331 /* the timestamp string contains "\n" at the end */
332 printf(" on %s", qixis_read_time(buf));
333
334 puts("SERDES1 Reference : ");
335 sw = QIXIS_READ(brdcfg[2]);
336 clock = sw >> 4;
337 printf("Clock1 = %sMHz ", freq[clock]);
Meenakshi Aggarwal8a03b0d2020-12-04 20:17:28 +0530338#if defined(CONFIG_TARGET_LX2160AQDS)
Pankaj Bansal338baa32019-02-08 10:29:58 +0000339 clock = sw & 0x0f;
340 printf("Clock2 = %sMHz", freq[clock]);
Meenakshi Aggarwal8a03b0d2020-12-04 20:17:28 +0530341#endif
Pankaj Bansal338baa32019-02-08 10:29:58 +0000342 sw = QIXIS_READ(brdcfg[3]);
343 puts("\nSERDES2 Reference : ");
344 clock = sw >> 4;
345 printf("Clock1 = %sMHz ", freq[clock]);
346 clock = sw & 0x0f;
Meenakshi Aggarwal8a03b0d2020-12-04 20:17:28 +0530347 printf("Clock2 = %sMHz\n", freq[clock]);
348#if defined(CONFIG_TARGET_LX2160AQDS)
Pankaj Bansal338baa32019-02-08 10:29:58 +0000349 sw = QIXIS_READ(brdcfg[12]);
Meenakshi Aggarwal8a03b0d2020-12-04 20:17:28 +0530350 puts("SERDES3 Reference : ");
Pankaj Bansal338baa32019-02-08 10:29:58 +0000351 clock = sw >> 4;
352 printf("Clock1 = %sMHz Clock2 = %sMHz\n", freq[clock], freq[clock]);
Meenakshi Aggarwal8a03b0d2020-12-04 20:17:28 +0530353#endif
Pankaj Bansal338baa32019-02-08 10:29:58 +0000354#endif
355 return 0;
356}
357
Meenakshi Aggarwal8a03b0d2020-12-04 20:17:28 +0530358#if defined(CONFIG_TARGET_LX2160AQDS) || defined(CONFIG_TARGET_LX2162AQDS)
Yangbo Lue1a3cc72020-06-17 18:08:59 +0800359static void esdhc_adapter_card_ident(void)
360{
361 u8 card_id, val;
362
363 val = QIXIS_READ(sdhc1);
364 card_id = val & QIXIS_SDID_MASK;
365
366 switch (card_id) {
367 case QIXIS_ESDHC_ADAPTER_TYPE_SD:
368 /* Power cycle to card */
369 val &= ~QIXIS_SDHC1_S1V3;
370 QIXIS_WRITE(sdhc1, val);
371 mdelay(1);
372 val |= QIXIS_SDHC1_S1V3;
373 QIXIS_WRITE(sdhc1, val);
374 /* Route to SDHC1_VS */
375 val = QIXIS_READ(brdcfg[11]);
376 val |= QIXIS_SDHC1_VS;
377 QIXIS_WRITE(brdcfg[11], val);
378 break;
379 default:
380 break;
381 }
382}
383
Pankaj Bansal338baa32019-02-08 10:29:58 +0000384int config_board_mux(void)
385{
386 u8 reg11, reg5, reg13;
387 struct ccsr_gur __iomem *gur = (void *)(CONFIG_SYS_FSL_GUTS_ADDR);
388 u32 sdhc1_base_pmux;
389 u32 sdhc2_base_pmux;
390 u32 iic5_pmux;
391
392 /* Routes {I2C2_SCL, I2C2_SDA} to SDHC1 as {SDHC1_CD_B, SDHC1_WP}.
393 * Routes {I2C3_SCL, I2C3_SDA} to CAN transceiver as {CAN1_TX,CAN1_RX}.
394 * Routes {I2C4_SCL, I2C4_SDA} to CAN transceiver as {CAN2_TX,CAN2_RX}.
395 * Qixis and remote systems are isolated from the I2C1 bus.
396 * Processor connections are still available.
397 * SPI2 CS2_B controls EN25S64 SPI memory device.
398 * SPI3 CS2_B controls EN25S64 SPI memory device.
399 * EC2 connects to PHY #2 using RGMII protocol.
400 * CLK_OUT connects to FPGA for clock measurement.
401 */
402
403 reg5 = QIXIS_READ(brdcfg[5]);
404 reg5 = CFG_MUX_I2C_SDHC(reg5, 0x40);
405 QIXIS_WRITE(brdcfg[5], reg5);
406
407 /* Check RCW field sdhc1_base_pmux
408 * esdhc0 : sdhc1_base_pmux = 0
409 * dspi0 : sdhc1_base_pmux = 2
410 */
411 sdhc1_base_pmux = gur_in32(&gur->rcwsr[FSL_CHASSIS3_RCWSR12_REGSR - 1])
412 & FSL_CHASSIS3_SDHC1_BASE_PMUX_MASK;
413 sdhc1_base_pmux >>= FSL_CHASSIS3_SDHC1_BASE_PMUX_SHIFT;
414
415 if (sdhc1_base_pmux == SDHC1_BASE_PMUX_DSPI) {
416 reg11 = QIXIS_READ(brdcfg[11]);
417 reg11 = SET_CFG_MUX1_SDHC1_DSPI(reg11, 0x40);
418 QIXIS_WRITE(brdcfg[11], reg11);
419 } else {
420 /* - Routes {SDHC1_CMD, SDHC1_CLK } to SDHC1 adapter slot.
421 * {SDHC1_DAT3, SDHC1_DAT2} to SDHC1 adapter slot.
422 * {SDHC1_DAT1, SDHC1_DAT0} to SDHC1 adapter slot.
423 */
424 reg11 = QIXIS_READ(brdcfg[11]);
425 reg11 = SET_CFG_MUX1_SDHC1_SDHC(reg11);
426 QIXIS_WRITE(brdcfg[11], reg11);
427 }
428
429 /* Check RCW field sdhc2_base_pmux
430 * esdhc1 : sdhc2_base_pmux = 0 (default)
431 * dspi1 : sdhc2_base_pmux = 2
432 */
433 sdhc2_base_pmux = gur_in32(&gur->rcwsr[FSL_CHASSIS3_RCWSR13_REGSR - 1])
434 & FSL_CHASSIS3_SDHC2_BASE_PMUX_MASK;
435 sdhc2_base_pmux >>= FSL_CHASSIS3_SDHC2_BASE_PMUX_SHIFT;
436
437 if (sdhc2_base_pmux == SDHC2_BASE_PMUX_DSPI) {
438 reg13 = QIXIS_READ(brdcfg[13]);
439 reg13 = SET_CFG_MUX_SDHC2_DSPI(reg13, 0x01);
440 QIXIS_WRITE(brdcfg[13], reg13);
441 } else {
442 reg13 = QIXIS_READ(brdcfg[13]);
443 reg13 = SET_CFG_MUX_SDHC2_DSPI(reg13, 0x00);
444 QIXIS_WRITE(brdcfg[13], reg13);
445 }
446
447 /* Check RCW field IIC5 to enable dspi2 DT nodei
448 * dspi2: IIC5 = 3
449 */
450 iic5_pmux = gur_in32(&gur->rcwsr[FSL_CHASSIS3_RCWSR12_REGSR - 1])
451 & FSL_CHASSIS3_IIC5_PMUX_MASK;
452 iic5_pmux >>= FSL_CHASSIS3_IIC5_PMUX_SHIFT;
453
454 if (iic5_pmux == IIC5_PMUX_SPI3) {
455 /* - Routes {SDHC1_DAT4} to SPI3 devices as {SPI3_M_CS0_B}. */
456 reg11 = QIXIS_READ(brdcfg[11]);
457 reg11 = SET_CFG_MUX2_SDHC1_SPI(reg11, 0x10);
458 QIXIS_WRITE(brdcfg[11], reg11);
459
460 /* - Routes {SDHC1_DAT5, SDHC1_DAT6} nowhere.
461 * {SDHC1_DAT7, SDHC1_DS } to {nothing, SPI3_M0_CLK }.
462 * {I2C5_SCL, I2C5_SDA } to {SPI3_M0_MOSI, SPI3_M0_MISO}.
463 */
464 reg11 = QIXIS_READ(brdcfg[11]);
465 reg11 = SET_CFG_MUX3_SDHC1_SPI(reg11, 0x01);
466 QIXIS_WRITE(brdcfg[11], reg11);
467 } else {
Yangbo Lua0923d72020-03-19 15:18:54 +0800468 /*
469 * If {SDHC1_DAT4} has been configured to route to SDHC1_VS,
470 * do not change it.
471 * Otherwise route {SDHC1_DAT4} to SDHC1 adapter slot.
472 */
Pankaj Bansal338baa32019-02-08 10:29:58 +0000473 reg11 = QIXIS_READ(brdcfg[11]);
Yangbo Lua0923d72020-03-19 15:18:54 +0800474 if ((reg11 & 0x30) != 0x30) {
475 reg11 = SET_CFG_MUX2_SDHC1_SPI(reg11, 0x00);
476 QIXIS_WRITE(brdcfg[11], reg11);
477 }
Pankaj Bansal338baa32019-02-08 10:29:58 +0000478
479 /* - Routes {SDHC1_DAT5, SDHC1_DAT6} to SDHC1 adapter slot.
480 * {SDHC1_DAT7, SDHC1_DS } to SDHC1 adapter slot.
481 * {I2C5_SCL, I2C5_SDA } to SDHC1 adapter slot.
482 */
483 reg11 = QIXIS_READ(brdcfg[11]);
484 reg11 = SET_CFG_MUX3_SDHC1_SPI(reg11, 0x00);
485 QIXIS_WRITE(brdcfg[11], reg11);
486 }
487
488 return 0;
489}
Yangbo Lue1a3cc72020-06-17 18:08:59 +0800490
491int board_early_init_r(void)
492{
493 esdhc_adapter_card_ident();
494 return 0;
495}
Pankaj Bansal504472c2019-07-17 09:34:34 +0000496#elif defined(CONFIG_TARGET_LX2160ARDB)
497int config_board_mux(void)
498{
499 u8 brdcfg;
500
501 brdcfg = QIXIS_READ(brdcfg[4]);
502 /* The BRDCFG4 register controls general board configuration.
503 *|-------------------------------------------|
504 *|Field | Function |
505 *|-------------------------------------------|
506 *|5 | CAN I/O Enable (net CFG_CAN_EN_B):|
507 *|CAN_EN | 0= CAN transceivers are disabled. |
508 *| | 1= CAN transceivers are enabled. |
509 *|-------------------------------------------|
510 */
511 brdcfg |= BIT_MASK(5);
512 QIXIS_WRITE(brdcfg[4], brdcfg);
513
514 return 0;
515}
Pankaj Bansal338baa32019-02-08 10:29:58 +0000516#else
517int config_board_mux(void)
518{
Priyanka Jainfd45ca02018-11-28 13:04:27 +0000519 return 0;
520}
Pankaj Bansal338baa32019-02-08 10:29:58 +0000521#endif
Priyanka Jainfd45ca02018-11-28 13:04:27 +0000522
523unsigned long get_board_sys_clk(void)
524{
Meenakshi Aggarwal8a03b0d2020-12-04 20:17:28 +0530525#if defined(CONFIG_TARGET_LX2160AQDS) || defined(CONFIG_TARGET_LX2162AQDS)
Pankaj Bansal338baa32019-02-08 10:29:58 +0000526 u8 sysclk_conf = QIXIS_READ(brdcfg[1]);
527
528 switch (sysclk_conf & 0x03) {
529 case QIXIS_SYSCLK_100:
530 return 100000000;
531 case QIXIS_SYSCLK_125:
532 return 125000000;
533 case QIXIS_SYSCLK_133:
534 return 133333333;
535 }
Priyanka Jainfd45ca02018-11-28 13:04:27 +0000536 return 100000000;
Pankaj Bansal338baa32019-02-08 10:29:58 +0000537#else
538 return 100000000;
539#endif
Priyanka Jainfd45ca02018-11-28 13:04:27 +0000540}
541
542unsigned long get_board_ddr_clk(void)
543{
Meenakshi Aggarwal8a03b0d2020-12-04 20:17:28 +0530544#if defined(CONFIG_TARGET_LX2160AQDS) || defined(CONFIG_TARGET_LX2162AQDS)
Pankaj Bansal338baa32019-02-08 10:29:58 +0000545 u8 ddrclk_conf = QIXIS_READ(brdcfg[1]);
546
547 switch ((ddrclk_conf & 0x30) >> 4) {
548 case QIXIS_DDRCLK_100:
549 return 100000000;
550 case QIXIS_DDRCLK_125:
551 return 125000000;
552 case QIXIS_DDRCLK_133:
553 return 133333333;
554 }
Priyanka Jainfd45ca02018-11-28 13:04:27 +0000555 return 100000000;
Pankaj Bansal338baa32019-02-08 10:29:58 +0000556#else
557 return 100000000;
558#endif
Priyanka Jainfd45ca02018-11-28 13:04:27 +0000559}
560
561int board_init(void)
562{
Florin Chiculitad90d5062019-04-22 11:57:47 +0300563#if defined(CONFIG_FSL_MC_ENET) && defined(CONFIG_TARGET_LX2160ARDB)
564 u32 __iomem *irq_ccsr = (u32 __iomem *)ISC_BASE;
565#endif
Priyanka Jainfd45ca02018-11-28 13:04:27 +0000566
Stephen Carlson70b1e8c2021-06-22 16:43:03 -0700567 select_i2c_ch_pca9547(I2C_MUX_CH_DEFAULT, 0);
Priyanka Jainfd45ca02018-11-28 13:04:27 +0000568
Florin Chiculitad90d5062019-04-22 11:57:47 +0300569#if defined(CONFIG_FSL_MC_ENET) && defined(CONFIG_TARGET_LX2160ARDB)
570 /* invert AQR107 IRQ pins polarity */
571 out_le32(irq_ccsr + IRQCR_OFFSET / 4, AQR107_IRQ_MASK);
572#endif
573
Ioana Ciorneicffa3b12020-04-27 15:21:15 +0300574#if !defined(CONFIG_SYS_EARLY_PCI_INIT) && defined(CONFIG_DM_ETH)
575 pci_init();
576#endif
Priyanka Jainfd45ca02018-11-28 13:04:27 +0000577 return 0;
578}
579
580void detail_board_ddr_info(void)
581{
582 int i;
583 u64 ddr_size = 0;
584
585 puts("\nDDR ");
586 for (i = 0; i < CONFIG_NR_DRAM_BANKS; i++)
587 ddr_size += gd->bd->bi_dram[i].size;
588 print_size(ddr_size, "");
589 print_ddr_info(0);
590}
591
Alex Margineanb4f80232020-01-11 01:05:36 +0200592#ifdef CONFIG_MISC_INIT_R
593int misc_init_r(void)
Priyanka Jainfd45ca02018-11-28 13:04:27 +0000594{
Pankaj Bansal338baa32019-02-08 10:29:58 +0000595 config_board_mux();
596
Priyanka Jainfd45ca02018-11-28 13:04:27 +0000597 return 0;
598}
599#endif
600
Stephen Carlsonc3301a22021-02-08 11:11:29 +0100601#ifdef CONFIG_VID
602u16 soc_get_fuse_vid(int vid_index)
603{
604 static const u16 vdd[32] = {
605 8250,
606 7875,
607 7750,
608 0, /* reserved */
609 0, /* reserved */
610 0, /* reserved */
611 0, /* reserved */
612 0, /* reserved */
613 0, /* reserved */
614 0, /* reserved */
615 0, /* reserved */
616 0, /* reserved */
617 0, /* reserved */
618 0, /* reserved */
619 0, /* reserved */
620 0, /* reserved */
621 8000,
622 8125,
623 8250,
624 0, /* reserved */
625 8500,
626 0, /* reserved */
627 0, /* reserved */
628 0, /* reserved */
629 0, /* reserved */
630 0, /* reserved */
631 0, /* reserved */
632 0, /* reserved */
633 0, /* reserved */
634 0, /* reserved */
635 0, /* reserved */
636 0, /* reserved */
637 };
638
639 return vdd[vid_index];
640};
641#endif
642
Priyanka Jainfd45ca02018-11-28 13:04:27 +0000643#ifdef CONFIG_FSL_MC_ENET
644extern int fdt_fixup_board_phy(void *fdt);
645
646void fdt_fixup_board_enet(void *fdt)
647{
648 int offset;
649
650 offset = fdt_path_offset(fdt, "/soc/fsl-mc");
651
652 if (offset < 0)
653 offset = fdt_path_offset(fdt, "/fsl-mc");
654
655 if (offset < 0) {
656 printf("%s: fsl-mc node not found in device tree (error %d)\n",
657 __func__, offset);
658 return;
659 }
660
Mian Yousaf Kaukabc387c012019-05-23 10:57:33 +0200661 if (get_mc_boot_status() == 0 &&
662 (is_lazy_dpl_addr_valid() || get_dpl_apply_status() == 0)) {
Priyanka Jainfd45ca02018-11-28 13:04:27 +0000663 fdt_status_okay(fdt, offset);
Ioana Ciorneicffa3b12020-04-27 15:21:15 +0300664#ifndef CONFIG_DM_ETH
Priyanka Jainfd45ca02018-11-28 13:04:27 +0000665 fdt_fixup_board_phy(fdt);
Ioana Ciorneicffa3b12020-04-27 15:21:15 +0300666#endif
Priyanka Jainfd45ca02018-11-28 13:04:27 +0000667 } else {
668 fdt_status_fail(fdt, offset);
669 }
670}
671
672void board_quiesce_devices(void)
673{
674 fsl_mc_ldpaa_exit(gd->bd);
675}
676#endif
677
Wasim Khan4c4c1f82021-06-17 09:12:59 +0200678#if CONFIG_IS_ENABLED(TARGET_LX2160ARDB)
679int fdt_fixup_add_thermal(void *blob, int mux_node, int channel, int reg)
680{
681 int err;
682 int noff;
683 int offset;
684 char channel_node_name[50];
685 char thermal_node_name[50];
686 u32 phandle;
687
688 snprintf(channel_node_name, sizeof(channel_node_name),
689 "i2c@%x", channel);
690 debug("channel_node_name = %s\n", channel_node_name);
691
692 snprintf(thermal_node_name, sizeof(thermal_node_name),
693 "temperature-sensor@%x", reg);
694 debug("thermal_node_name = %s\n", thermal_node_name);
695
696 err = fdt_increase_size(blob, 200);
697 if (err) {
698 printf("fdt_increase_size: err=%s\n", fdt_strerror(err));
699 return err;
700 }
701
702 noff = fdt_subnode_offset(blob, mux_node, (const char *)
703 channel_node_name);
704 if (noff < 0) {
705 /* channel node not found - create it */
706 noff = fdt_add_subnode(blob, mux_node, channel_node_name);
707 if (noff < 0) {
708 printf("fdt_add_subnode: err=%s\n", fdt_strerror(err));
709 return err;
710 }
711 fdt_setprop_u32 (blob, noff, "#address-cells", 1);
712 fdt_setprop_u32 (blob, noff, "#size-cells", 0);
713 fdt_setprop_u32 (blob, noff, "reg", channel);
714 }
715
716 /* Create thermal node*/
717 offset = fdt_add_subnode(blob, noff, thermal_node_name);
718 fdt_setprop(blob, offset, "compatible", "nxp,sa56004",
719 strlen("nxp,sa56004") + 1);
720 fdt_setprop_u32 (blob, offset, "reg", reg);
721
722 /* fixup phandle*/
723 noff = fdt_node_offset_by_compatible(blob, -1, "regulator-fixed");
724 if (noff < 0) {
725 printf("%s : failed to get phandle\n", __func__);
726 return noff;
727 }
728 phandle = fdt_get_phandle(blob, noff);
729 fdt_setprop_u32 (blob, offset, "vcc-supply", phandle);
730
731 return 0;
732}
733
734void fdt_fixup_delete_thermal(void *blob, int mux_node, int channel, int reg)
735{
736 int node;
737 int value;
738 int err;
739 int subnode;
740
741 fdt_for_each_subnode(subnode, blob, mux_node) {
742 value = fdtdec_get_uint(blob, subnode, "reg", -1);
743 if (value == channel) {
744 /* delete thermal node */
745 fdt_for_each_subnode(node, blob, subnode) {
746 value = fdtdec_get_uint(blob, node, "reg", -1);
747 err = fdt_node_check_compatible(blob, node,
748 "nxp,sa56004");
749 if (!err && value == reg) {
750 fdt_del_node(blob, node);
751 break;
752 }
753 }
754 }
755 }
756}
757
758void fdt_fixup_i2c_thermal_node(void *blob)
759{
760 int i2coffset;
761 int mux_node;
762 int reg;
763 int err;
764
765 i2coffset = fdt_node_offset_by_compat_reg(blob, "fsl,vf610-i2c",
766 0x2000000);
767 if (i2coffset != -FDT_ERR_NOTFOUND) {
768 fdt_for_each_subnode(mux_node, blob, i2coffset) {
769 reg = fdtdec_get_uint(blob, mux_node, "reg", -1);
770 err = fdt_node_check_compatible(blob, mux_node,
771 "nxp,pca9547");
772 if (!err && reg == 0x77) {
773 fdt_fixup_delete_thermal(blob, mux_node,
774 0x3, 0x4d);
775 err = fdt_fixup_add_thermal(blob, mux_node,
776 0x3, 0x48);
777 if (err)
778 printf("%s: Add thermal node failed\n",
779 __func__);
780 }
781 }
782 } else {
783 printf("%s: i2c node not found\n", __func__);
784 }
785}
786#endif
787
Priyanka Jainfd45ca02018-11-28 13:04:27 +0000788#ifdef CONFIG_OF_BOARD_SETUP
Masahiro Yamadaf7ed78b2020-06-26 15:13:33 +0900789int ft_board_setup(void *blob, struct bd_info *bd)
Priyanka Jainfd45ca02018-11-28 13:04:27 +0000790{
791 int i;
Meenakshi Aggarwald67ae482019-05-23 15:13:43 +0530792 u16 mc_memory_bank = 0;
793
794 u64 *base;
795 u64 *size;
796 u64 mc_memory_base = 0;
797 u64 mc_memory_size = 0;
798 u16 total_memory_banks;
Wasim Khandd7ea292021-09-20 15:45:33 +0200799 int err;
Wasim Khan4c4c1f82021-06-17 09:12:59 +0200800#if CONFIG_IS_ENABLED(TARGET_LX2160ARDB)
801 u8 board_rev;
802#endif
Priyanka Jainfd45ca02018-11-28 13:04:27 +0000803
Wasim Khandd7ea292021-09-20 15:45:33 +0200804 err = fdt_increase_size(blob, 512);
805 if (err) {
806 printf("%s fdt_increase_size: err=%s\n", __func__,
807 fdt_strerror(err));
808 return err;
809 }
810
Priyanka Jainfd45ca02018-11-28 13:04:27 +0000811 ft_cpu_setup(blob, bd);
812
Meenakshi Aggarwald67ae482019-05-23 15:13:43 +0530813 fdt_fixup_mc_ddr(&mc_memory_base, &mc_memory_size);
814
815 if (mc_memory_base != 0)
816 mc_memory_bank++;
817
818 total_memory_banks = CONFIG_NR_DRAM_BANKS + mc_memory_bank;
819
820 base = calloc(total_memory_banks, sizeof(u64));
821 size = calloc(total_memory_banks, sizeof(u64));
822
Priyanka Jainfd45ca02018-11-28 13:04:27 +0000823 /* fixup DT for the three GPP DDR banks */
824 for (i = 0; i < CONFIG_NR_DRAM_BANKS; i++) {
825 base[i] = gd->bd->bi_dram[i].start;
826 size[i] = gd->bd->bi_dram[i].size;
827 }
828
829#ifdef CONFIG_RESV_RAM
830 /* reduce size if reserved memory is within this bank */
831 if (gd->arch.resv_ram >= base[0] &&
832 gd->arch.resv_ram < base[0] + size[0])
833 size[0] = gd->arch.resv_ram - base[0];
834 else if (gd->arch.resv_ram >= base[1] &&
835 gd->arch.resv_ram < base[1] + size[1])
836 size[1] = gd->arch.resv_ram - base[1];
837 else if (gd->arch.resv_ram >= base[2] &&
838 gd->arch.resv_ram < base[2] + size[2])
839 size[2] = gd->arch.resv_ram - base[2];
840#endif
841
Meenakshi Aggarwald67ae482019-05-23 15:13:43 +0530842 if (mc_memory_base != 0) {
843 for (i = 0; i <= total_memory_banks; i++) {
844 if (base[i] == 0 && size[i] == 0) {
845 base[i] = mc_memory_base;
846 size[i] = mc_memory_size;
847 break;
848 }
849 }
850 }
851
852 fdt_fixup_memory_banks(blob, base, size, total_memory_banks);
Priyanka Jainfd45ca02018-11-28 13:04:27 +0000853
Tom Rini8a091622021-07-09 10:11:55 -0400854#ifdef CONFIG_USB_HOST
Priyanka Jainfd45ca02018-11-28 13:04:27 +0000855 fsl_fdt_fixup_dr_usb(blob, bd);
856#endif
857
858#ifdef CONFIG_FSL_MC_ENET
859 fdt_fsl_mc_fixup_iommu_map_entry(blob);
860 fdt_fixup_board_enet(blob);
861#endif
Laurentiu Tudor7085d072019-10-18 09:01:55 +0000862 fdt_fixup_icid(blob);
Priyanka Jainfd45ca02018-11-28 13:04:27 +0000863
Wasim Khan4c4c1f82021-06-17 09:12:59 +0200864#if CONFIG_IS_ENABLED(TARGET_LX2160ARDB)
865 board_rev = (QIXIS_READ(arch) & 0xf) - 1 + 'A';
866 if (board_rev == 'C')
867 fdt_fixup_i2c_thermal_node(blob);
868#endif
869
Priyanka Jainfd45ca02018-11-28 13:04:27 +0000870 return 0;
871}
872#endif
873
874void qixis_dump_switch(void)
875{
876 int i, nr_of_cfgsw;
877
878 QIXIS_WRITE(cms[0], 0x00);
879 nr_of_cfgsw = QIXIS_READ(cms[1]);
880
881 puts("DIP switch settings dump:\n");
882 for (i = 1; i <= nr_of_cfgsw; i++) {
883 QIXIS_WRITE(cms[0], i);
884 printf("SW%d = (0x%02x)\n", i, QIXIS_READ(cms[1]));
885 }
886}