blob: d8ddecc0bd2f4a9356164196116ee2d53cebe8ff [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Chandan Nath98b036e2011-10-14 02:58:24 +00002/*
3 * ddr_defs.h
4 *
5 * ddr specific header
6 *
7 * Copyright (C) 2011, Texas Instruments, Incorporated - http://www.ti.com/
Chandan Nath98b036e2011-10-14 02:58:24 +00008 */
9
10#ifndef _DDR_DEFS_H
11#define _DDR_DEFS_H
12
13#include <asm/arch/hardware.h>
Tom Rinib668ae42012-07-24 14:55:38 -070014#include <asm/emif.h>
Chandan Nath98b036e2011-10-14 02:58:24 +000015
16/* AM335X EMIF Register values */
Chandan Nath98b036e2011-10-14 02:58:24 +000017#define VTP_CTRL_READY (0x1 << 5)
18#define VTP_CTRL_ENABLE (0x1 << 6)
Chandan Nath98b036e2011-10-14 02:58:24 +000019#define VTP_CTRL_START_EN (0x1)
Lokesh Vutlaa82d4e12013-12-10 15:02:22 +053020#ifdef CONFIG_AM43XX
21#define DDR_CKE_CTRL_NORMAL 0x3
22#else
Tom Rinide3c5702012-07-24 14:03:24 -070023#define DDR_CKE_CTRL_NORMAL 0x1
Lokesh Vutlaa82d4e12013-12-10 15:02:22 +053024#endif
Vaibhav Hiremathc30d57b2013-03-14 21:11:16 +000025#define PHY_EN_DYN_PWRDN (0x1 << 20)
Chandan Nath98b036e2011-10-14 02:58:24 +000026
Peter Korsgaardeb6cf7b2012-10-18 01:21:12 +000027/* Micron MT47H128M16RT-25E */
Peter Korsgaard3adb8272012-10-18 01:21:13 +000028#define MT47H128M16RT25E_EMIF_READ_LATENCY 0x100005
29#define MT47H128M16RT25E_EMIF_TIM1 0x0666B3C9
30#define MT47H128M16RT25E_EMIF_TIM2 0x243631CA
31#define MT47H128M16RT25E_EMIF_TIM3 0x0000033F
32#define MT47H128M16RT25E_EMIF_SDCFG 0x41805332
33#define MT47H128M16RT25E_EMIF_SDREF 0x0000081a
Peter Korsgaard3adb8272012-10-18 01:21:13 +000034#define MT47H128M16RT25E_RATIO 0x80
Peter Korsgaard3adb8272012-10-18 01:21:13 +000035#define MT47H128M16RT25E_RD_DQS 0x12
Peter Korsgaard3adb8272012-10-18 01:21:13 +000036#define MT47H128M16RT25E_PHY_WR_DATA 0x40
37#define MT47H128M16RT25E_PHY_FIFO_WE 0x80
Peter Korsgaard3adb8272012-10-18 01:21:13 +000038#define MT47H128M16RT25E_IOCTRL_VALUE 0x18B
Chandan Nath98b036e2011-10-14 02:58:24 +000039
Tom Rini323315a2012-07-30 14:49:50 -070040/* Micron MT41J128M16JT-125 */
Satyanarayana, Sandhyac698a1a2013-12-19 10:00:29 +053041#define MT41J128MJT125_EMIF_READ_LATENCY 0x100006
Peter Korsgaard3adb8272012-10-18 01:21:13 +000042#define MT41J128MJT125_EMIF_TIM1 0x0888A39B
43#define MT41J128MJT125_EMIF_TIM2 0x26337FDA
44#define MT41J128MJT125_EMIF_TIM3 0x501F830F
45#define MT41J128MJT125_EMIF_SDCFG 0x61C04AB2
46#define MT41J128MJT125_EMIF_SDREF 0x0000093B
47#define MT41J128MJT125_ZQ_CFG 0x50074BE4
Peter Korsgaard3adb8272012-10-18 01:21:13 +000048#define MT41J128MJT125_RATIO 0x40
49#define MT41J128MJT125_INVERT_CLKOUT 0x1
50#define MT41J128MJT125_RD_DQS 0x3B
51#define MT41J128MJT125_WR_DQS 0x85
52#define MT41J128MJT125_PHY_WR_DATA 0xC1
53#define MT41J128MJT125_PHY_FIFO_WE 0x100
54#define MT41J128MJT125_IOCTRL_VALUE 0x18B
Tom Rini323315a2012-07-30 14:49:50 -070055
Lokesh Vutla5837b902016-05-16 11:47:24 +053056/* Micron MT41J128M16JT-125 at 400MHz*/
57#define MT41J128MJT125_EMIF_READ_LATENCY_400MHz 0x100007
58#define MT41J128MJT125_EMIF_TIM1_400MHz 0x0AAAD4DB
59#define MT41J128MJT125_EMIF_TIM2_400MHz 0x26437FDA
60#define MT41J128MJT125_EMIF_TIM3_400MHz 0x501F83FF
61#define MT41J128MJT125_EMIF_SDCFG_400MHz 0x61C052B2
62#define MT41J128MJT125_EMIF_SDREF_400MHz 0x00000C30
63#define MT41J128MJT125_ZQ_CFG_400MHz 0x50074BE4
64#define MT41J128MJT125_RATIO_400MHz 0x80
65#define MT41J128MJT125_INVERT_CLKOUT_400MHz 0x0
66#define MT41J128MJT125_RD_DQS_400MHz 0x3A
67#define MT41J128MJT125_WR_DQS_400MHz 0x3B
68#define MT41J128MJT125_PHY_WR_DATA_400MHz 0x76
69#define MT41J128MJT125_PHY_FIFO_WE_400MHz 0x96
70
Lothar Felten8c6324f2014-01-31 17:34:14 +010071/* Micron MT41K128M16JT-187E */
72#define MT41K128MJT187E_EMIF_READ_LATENCY 0x06
73#define MT41K128MJT187E_EMIF_TIM1 0x0888B3DB
74#define MT41K128MJT187E_EMIF_TIM2 0x36337FDA
75#define MT41K128MJT187E_EMIF_TIM3 0x501F830F
76#define MT41K128MJT187E_EMIF_SDCFG 0x61C04AB2
77#define MT41K128MJT187E_EMIF_SDREF 0x0000093B
78#define MT41K128MJT187E_ZQ_CFG 0x50074BE4
79#define MT41K128MJT187E_RATIO 0x40
80#define MT41K128MJT187E_INVERT_CLKOUT 0x1
81#define MT41K128MJT187E_RD_DQS 0x3B
82#define MT41K128MJT187E_WR_DQS 0x85
83#define MT41K128MJT187E_PHY_WR_DATA 0xC1
84#define MT41K128MJT187E_PHY_FIFO_WE 0x100
85#define MT41K128MJT187E_IOCTRL_VALUE 0x18B
86
Ilya Ledvich791ca182013-11-07 07:57:33 +020087/* Micron MT41J64M16JT-125 */
88#define MT41J64MJT125_EMIF_SDCFG 0x61C04A32
89
90/* Micron MT41J256M16JT-125 */
91#define MT41J256MJT125_EMIF_SDCFG 0x61C04B32
92
Lars Poeschel67b4a792013-01-11 00:53:31 +000093/* Micron MT41J256M8HX-15E */
Satyanarayana, Sandhyac698a1a2013-12-19 10:00:29 +053094#define MT41J256M8HX15E_EMIF_READ_LATENCY 0x100006
Lars Poeschel67b4a792013-01-11 00:53:31 +000095#define MT41J256M8HX15E_EMIF_TIM1 0x0888A39B
96#define MT41J256M8HX15E_EMIF_TIM2 0x26337FDA
97#define MT41J256M8HX15E_EMIF_TIM3 0x501F830F
98#define MT41J256M8HX15E_EMIF_SDCFG 0x61C04B32
99#define MT41J256M8HX15E_EMIF_SDREF 0x0000093B
100#define MT41J256M8HX15E_ZQ_CFG 0x50074BE4
Lars Poeschel67b4a792013-01-11 00:53:31 +0000101#define MT41J256M8HX15E_RATIO 0x40
102#define MT41J256M8HX15E_INVERT_CLKOUT 0x1
103#define MT41J256M8HX15E_RD_DQS 0x3B
104#define MT41J256M8HX15E_WR_DQS 0x85
105#define MT41J256M8HX15E_PHY_WR_DATA 0xC1
106#define MT41J256M8HX15E_PHY_FIFO_WE 0x100
107#define MT41J256M8HX15E_IOCTRL_VALUE 0x18B
108
Tom Rini385bc752013-03-21 04:30:02 +0000109/* Micron MT41K256M16HA-125E */
Tom Rini8939ec32013-04-10 15:10:54 +0200110#define MT41K256M16HA125E_EMIF_READ_LATENCY 0x100007
111#define MT41K256M16HA125E_EMIF_TIM1 0x0AAAD4DB
Tom Rini05acd822013-04-12 12:38:16 -0400112#define MT41K256M16HA125E_EMIF_TIM2 0x266B7FDA
113#define MT41K256M16HA125E_EMIF_TIM3 0x501F867F
114#define MT41K256M16HA125E_EMIF_SDCFG 0x61C05332
Tom Rini8939ec32013-04-10 15:10:54 +0200115#define MT41K256M16HA125E_EMIF_SDREF 0xC30
Tom Rini385bc752013-03-21 04:30:02 +0000116#define MT41K256M16HA125E_ZQ_CFG 0x50074BE4
Tom Rini8939ec32013-04-10 15:10:54 +0200117#define MT41K256M16HA125E_RATIO 0x80
Tom Rini385bc752013-03-21 04:30:02 +0000118#define MT41K256M16HA125E_INVERT_CLKOUT 0x0
Tom Rini05acd822013-04-12 12:38:16 -0400119#define MT41K256M16HA125E_RD_DQS 0x38
120#define MT41K256M16HA125E_WR_DQS 0x44
121#define MT41K256M16HA125E_PHY_WR_DATA 0x7D
122#define MT41K256M16HA125E_PHY_FIFO_WE 0x94
Tom Rini385bc752013-03-21 04:30:02 +0000123#define MT41K256M16HA125E_IOCTRL_VALUE 0x18B
124
Jeff Lance7c03a222013-01-14 05:32:20 +0000125/* Micron MT41J512M8RH-125 on EVM v1.5 */
Satyanarayana, Sandhyac698a1a2013-12-19 10:00:29 +0530126#define MT41J512M8RH125_EMIF_READ_LATENCY 0x100006
Jeff Lance7c03a222013-01-14 05:32:20 +0000127#define MT41J512M8RH125_EMIF_TIM1 0x0888A39B
128#define MT41J512M8RH125_EMIF_TIM2 0x26517FDA
129#define MT41J512M8RH125_EMIF_TIM3 0x501F84EF
130#define MT41J512M8RH125_EMIF_SDCFG 0x61C04BB2
131#define MT41J512M8RH125_EMIF_SDREF 0x0000093B
132#define MT41J512M8RH125_ZQ_CFG 0x50074BE4
Jeff Lance7c03a222013-01-14 05:32:20 +0000133#define MT41J512M8RH125_RATIO 0x80
134#define MT41J512M8RH125_INVERT_CLKOUT 0x0
135#define MT41J512M8RH125_RD_DQS 0x3B
136#define MT41J512M8RH125_WR_DQS 0x3C
137#define MT41J512M8RH125_PHY_FIFO_WE 0xA5
138#define MT41J512M8RH125_PHY_WR_DATA 0x74
139#define MT41J512M8RH125_IOCTRL_VALUE 0x18B
Lars Poeschel67b4a792013-01-11 00:53:31 +0000140
Enric Balletbo i Serrad8efff12013-04-04 22:27:57 +0000141/* Samsung K4B2G1646E-BIH9 */
Satyanarayana, Sandhyac698a1a2013-12-19 10:00:29 +0530142#define K4B2G1646EBIH9_EMIF_READ_LATENCY 0x100007
Enric Balletbo i Serra177db362013-09-10 11:12:26 +0200143#define K4B2G1646EBIH9_EMIF_TIM1 0x0AAAE51B
144#define K4B2G1646EBIH9_EMIF_TIM2 0x2A1D7FDA
145#define K4B2G1646EBIH9_EMIF_TIM3 0x501F83FF
146#define K4B2G1646EBIH9_EMIF_SDCFG 0x61C052B2
147#define K4B2G1646EBIH9_EMIF_SDREF 0x00000C30
Enric Balletbo i Serrad8efff12013-04-04 22:27:57 +0000148#define K4B2G1646EBIH9_ZQ_CFG 0x50074BE4
Enric Balletbo i Serra177db362013-09-10 11:12:26 +0200149#define K4B2G1646EBIH9_RATIO 0x80
150#define K4B2G1646EBIH9_INVERT_CLKOUT 0x0
151#define K4B2G1646EBIH9_RD_DQS 0x35
152#define K4B2G1646EBIH9_WR_DQS 0x3A
153#define K4B2G1646EBIH9_PHY_FIFO_WE 0x97
154#define K4B2G1646EBIH9_PHY_WR_DATA 0x76
Enric Balletbo i Serrad8efff12013-04-04 22:27:57 +0000155#define K4B2G1646EBIH9_IOCTRL_VALUE 0x18B
156
Lokesh Vutlaa82d4e12013-12-10 15:02:22 +0530157#define LPDDR2_ADDRCTRL_IOCTRL_VALUE 0x294
158#define LPDDR2_ADDRCTRL_WD0_IOCTRL_VALUE 0x00000000
159#define LPDDR2_ADDRCTRL_WD1_IOCTRL_VALUE 0x00000000
160#define LPDDR2_DATA0_IOCTRL_VALUE 0x20000294
161#define LPDDR2_DATA1_IOCTRL_VALUE 0x20000294
162#define LPDDR2_DATA2_IOCTRL_VALUE 0x20000294
163#define LPDDR2_DATA3_IOCTRL_VALUE 0x20000294
164
Lokesh Vutladd0037a2013-12-10 15:02:23 +0530165#define DDR3_ADDRCTRL_WD0_IOCTRL_VALUE 0x00000000
166#define DDR3_ADDRCTRL_WD1_IOCTRL_VALUE 0x00000000
167#define DDR3_ADDRCTRL_IOCTRL_VALUE 0x84
168#define DDR3_DATA0_IOCTRL_VALUE 0x84
169#define DDR3_DATA1_IOCTRL_VALUE 0x84
170#define DDR3_DATA2_IOCTRL_VALUE 0x84
171#define DDR3_DATA3_IOCTRL_VALUE 0x84
172
Chandan Nath98b036e2011-10-14 02:58:24 +0000173/**
Matt Porter40355102013-03-15 10:07:07 +0000174 * Configure DMM
175 */
176void config_dmm(const struct dmm_lisa_map_regs *regs);
177
178/**
Chandan Nath98b036e2011-10-14 02:58:24 +0000179 * Configure SDRAM
180 */
Matt Porter65991ec2013-03-15 10:07:03 +0000181void config_sdram(const struct emif_regs *regs, int nr);
Lokesh Vutlaa82d4e12013-12-10 15:02:22 +0530182void config_sdram_emif4d5(const struct emif_regs *regs, int nr);
Chandan Nath98b036e2011-10-14 02:58:24 +0000183
184/**
185 * Set SDRAM timings
186 */
Matt Porter65991ec2013-03-15 10:07:03 +0000187void set_sdram_timings(const struct emif_regs *regs, int nr);
Chandan Nath98b036e2011-10-14 02:58:24 +0000188
189/**
190 * Configure DDR PHY
191 */
Matt Porter65991ec2013-03-15 10:07:03 +0000192void config_ddr_phy(const struct emif_regs *regs, int nr);
193
194struct ddr_cmd_regs {
195 unsigned int resv0[7];
196 unsigned int cm0csratio; /* offset 0x01C */
Tom Rinibcce2a02013-11-07 11:42:57 -0500197 unsigned int resv1[3];
Matt Porter65991ec2013-03-15 10:07:03 +0000198 unsigned int cm0iclkout; /* offset 0x02C */
199 unsigned int resv2[8];
200 unsigned int cm1csratio; /* offset 0x050 */
Tom Rinibcce2a02013-11-07 11:42:57 -0500201 unsigned int resv3[3];
Matt Porter65991ec2013-03-15 10:07:03 +0000202 unsigned int cm1iclkout; /* offset 0x060 */
203 unsigned int resv4[8];
204 unsigned int cm2csratio; /* offset 0x084 */
Tom Rinibcce2a02013-11-07 11:42:57 -0500205 unsigned int resv5[3];
Matt Porter65991ec2013-03-15 10:07:03 +0000206 unsigned int cm2iclkout; /* offset 0x094 */
207 unsigned int resv6[3];
208};
209
210struct ddr_data_regs {
211 unsigned int dt0rdsratio0; /* offset 0x0C8 */
212 unsigned int resv1[4];
213 unsigned int dt0wdsratio0; /* offset 0x0DC */
214 unsigned int resv2[4];
215 unsigned int dt0wiratio0; /* offset 0x0F0 */
216 unsigned int resv3;
217 unsigned int dt0wimode0; /* offset 0x0F8 */
218 unsigned int dt0giratio0; /* offset 0x0FC */
219 unsigned int resv4;
220 unsigned int dt0gimode0; /* offset 0x104 */
221 unsigned int dt0fwsratio0; /* offset 0x108 */
222 unsigned int resv5[4];
223 unsigned int dt0dqoffset; /* offset 0x11C */
224 unsigned int dt0wrsratio0; /* offset 0x120 */
225 unsigned int resv6[4];
226 unsigned int dt0rdelays0; /* offset 0x134 */
227 unsigned int dt0dldiff0; /* offset 0x138 */
228 unsigned int resv7[12];
229};
Chandan Nath98b036e2011-10-14 02:58:24 +0000230
231/**
232 * This structure represents the DDR registers on AM33XX devices.
Tom Rini3e444582012-07-30 11:49:47 -0700233 * We make use of DDR_PHY_BASE_ADDR2 to address the DATA1 registers that
234 * correspond to DATA1 registers defined here.
Chandan Nath98b036e2011-10-14 02:58:24 +0000235 */
236struct ddr_regs {
TENART Antoine35c7e522013-07-02 12:05:59 +0200237 unsigned int resv0[3];
238 unsigned int cm0config; /* offset 0x00C */
239 unsigned int cm0configclk; /* offset 0x010 */
Tom Rini3e444582012-07-30 11:49:47 -0700240 unsigned int resv1[2];
TENART Antoine35c7e522013-07-02 12:05:59 +0200241 unsigned int cm0csratio; /* offset 0x01C */
Tom Rinibcce2a02013-11-07 11:42:57 -0500242 unsigned int resv2[3];
Chandan Nath98b036e2011-10-14 02:58:24 +0000243 unsigned int cm0iclkout; /* offset 0x02C */
TENART Antoine35c7e522013-07-02 12:05:59 +0200244 unsigned int resv3[4];
245 unsigned int cm1config; /* offset 0x040 */
246 unsigned int cm1configclk; /* offset 0x044 */
247 unsigned int resv4[2];
Chandan Nath98b036e2011-10-14 02:58:24 +0000248 unsigned int cm1csratio; /* offset 0x050 */
Tom Rinibcce2a02013-11-07 11:42:57 -0500249 unsigned int resv5[3];
Chandan Nath98b036e2011-10-14 02:58:24 +0000250 unsigned int cm1iclkout; /* offset 0x060 */
TENART Antoine35c7e522013-07-02 12:05:59 +0200251 unsigned int resv6[4];
252 unsigned int cm2config; /* offset 0x074 */
253 unsigned int cm2configclk; /* offset 0x078 */
254 unsigned int resv7[2];
Chandan Nath98b036e2011-10-14 02:58:24 +0000255 unsigned int cm2csratio; /* offset 0x084 */
Tom Rinibcce2a02013-11-07 11:42:57 -0500256 unsigned int resv8[3];
Chandan Nath98b036e2011-10-14 02:58:24 +0000257 unsigned int cm2iclkout; /* offset 0x094 */
TENART Antoine35c7e522013-07-02 12:05:59 +0200258 unsigned int resv9[12];
Chandan Nath98b036e2011-10-14 02:58:24 +0000259 unsigned int dt0rdsratio0; /* offset 0x0C8 */
TENART Antoine35c7e522013-07-02 12:05:59 +0200260 unsigned int resv10[4];
Chandan Nath98b036e2011-10-14 02:58:24 +0000261 unsigned int dt0wdsratio0; /* offset 0x0DC */
TENART Antoine35c7e522013-07-02 12:05:59 +0200262 unsigned int resv11[4];
Chandan Nath98b036e2011-10-14 02:58:24 +0000263 unsigned int dt0wiratio0; /* offset 0x0F0 */
TENART Antoine35c7e522013-07-02 12:05:59 +0200264 unsigned int resv12;
Tom Rini3e444582012-07-30 11:49:47 -0700265 unsigned int dt0wimode0; /* offset 0x0F8 */
Chandan Nath98b036e2011-10-14 02:58:24 +0000266 unsigned int dt0giratio0; /* offset 0x0FC */
TENART Antoine35c7e522013-07-02 12:05:59 +0200267 unsigned int resv13;
Tom Rini3e444582012-07-30 11:49:47 -0700268 unsigned int dt0gimode0; /* offset 0x104 */
Chandan Nath98b036e2011-10-14 02:58:24 +0000269 unsigned int dt0fwsratio0; /* offset 0x108 */
TENART Antoine35c7e522013-07-02 12:05:59 +0200270 unsigned int resv14[4];
Tom Rini3e444582012-07-30 11:49:47 -0700271 unsigned int dt0dqoffset; /* offset 0x11C */
Chandan Nath98b036e2011-10-14 02:58:24 +0000272 unsigned int dt0wrsratio0; /* offset 0x120 */
TENART Antoine35c7e522013-07-02 12:05:59 +0200273 unsigned int resv15[4];
Chandan Nath98b036e2011-10-14 02:58:24 +0000274 unsigned int dt0rdelays0; /* offset 0x134 */
275 unsigned int dt0dldiff0; /* offset 0x138 */
Chandan Nath98b036e2011-10-14 02:58:24 +0000276};
277
278/**
279 * Encapsulates DDR CMD control registers.
280 */
281struct cmd_control {
282 unsigned long cmd0csratio;
283 unsigned long cmd0csforce;
284 unsigned long cmd0csdelay;
Chandan Nath98b036e2011-10-14 02:58:24 +0000285 unsigned long cmd0iclkout;
286 unsigned long cmd1csratio;
287 unsigned long cmd1csforce;
288 unsigned long cmd1csdelay;
Chandan Nath98b036e2011-10-14 02:58:24 +0000289 unsigned long cmd1iclkout;
290 unsigned long cmd2csratio;
291 unsigned long cmd2csforce;
292 unsigned long cmd2csdelay;
Chandan Nath98b036e2011-10-14 02:58:24 +0000293 unsigned long cmd2iclkout;
294};
295
296/**
297 * Encapsulates DDR DATA registers.
298 */
299struct ddr_data {
300 unsigned long datardsratio0;
Chandan Nath98b036e2011-10-14 02:58:24 +0000301 unsigned long datawdsratio0;
Chandan Nath98b036e2011-10-14 02:58:24 +0000302 unsigned long datawiratio0;
Chandan Nath98b036e2011-10-14 02:58:24 +0000303 unsigned long datagiratio0;
Chandan Nath98b036e2011-10-14 02:58:24 +0000304 unsigned long datafwsratio0;
Chandan Nath98b036e2011-10-14 02:58:24 +0000305 unsigned long datawrsratio0;
Chandan Nath98b036e2011-10-14 02:58:24 +0000306};
307
308/**
309 * Configure DDR CMD control registers
310 */
Matt Porter65991ec2013-03-15 10:07:03 +0000311void config_cmd_ctrl(const struct cmd_control *cmd, int nr);
Chandan Nath98b036e2011-10-14 02:58:24 +0000312
313/**
314 * Configure DDR DATA registers
315 */
Matt Porter65991ec2013-03-15 10:07:03 +0000316void config_ddr_data(const struct ddr_data *data, int nr);
Chandan Nath98b036e2011-10-14 02:58:24 +0000317
318/**
319 * This structure represents the DDR io control on AM33XX devices.
320 */
321struct ddr_cmdtctrl {
Chandan Nath98b036e2011-10-14 02:58:24 +0000322 unsigned int cm0ioctl;
323 unsigned int cm1ioctl;
324 unsigned int cm2ioctl;
325 unsigned int resv2[12];
326 unsigned int dt0ioctl;
327 unsigned int dt1ioctl;
Lokesh Vutlaa82d4e12013-12-10 15:02:22 +0530328 unsigned int dt2ioctrl;
329 unsigned int dt3ioctrl;
330 unsigned int resv3[4];
331 unsigned int emif_sdram_config_ext;
332};
333
334struct ctrl_ioregs {
335 unsigned int cm0ioctl;
336 unsigned int cm1ioctl;
337 unsigned int cm2ioctl;
338 unsigned int dt0ioctl;
339 unsigned int dt1ioctl;
340 unsigned int dt2ioctrl;
341 unsigned int dt3ioctrl;
342 unsigned int emif_sdram_config_ext;
Chandan Nath98b036e2011-10-14 02:58:24 +0000343};
344
345/**
Chandan Nath98b036e2011-10-14 02:58:24 +0000346 * Configure DDR io control registers
347 */
Lokesh Vutlaa82d4e12013-12-10 15:02:22 +0530348void config_io_ctrl(const struct ctrl_ioregs *ioregs);
Chandan Nath98b036e2011-10-14 02:58:24 +0000349
350struct ddr_ctrl {
351 unsigned int ddrioctrl;
352 unsigned int resv1[325];
353 unsigned int ddrckectrl;
354};
355
Tom Rinifbb25522017-05-16 14:46:35 -0400356#ifdef CONFIG_TI816X
357void config_ddr(const struct ddr_data *data, const struct cmd_control *ctrl,
358 const struct emif_regs *regs,
359 const struct dmm_lisa_map_regs *lisa_regs, int nrs);
360#else
Lokesh Vutlaa82d4e12013-12-10 15:02:22 +0530361void config_ddr(unsigned int pll, const struct ctrl_ioregs *ioregs,
Peter Korsgaardeb6cf7b2012-10-18 01:21:12 +0000362 const struct ddr_data *data, const struct cmd_control *ctrl,
Matt Porter65991ec2013-03-15 10:07:03 +0000363 const struct emif_regs *regs, int nr);
Tom Rinifbb25522017-05-16 14:46:35 -0400364#endif
Lokesh Vutlaa82d4e12013-12-10 15:02:22 +0530365void emif_get_ext_phy_ctrl_const_regs(const u32 **regs, u32 *size);
Chandan Nath98b036e2011-10-14 02:58:24 +0000366
367#endif /* _DDR_DEFS_H */