blob: e650feda481b924d80995739dbcfa56b78b44b14 [file] [log] [blame]
Tom Warren41b68382011-01-27 10:58:05 +00001/*
2 * (C) Copyright 2010,2011
3 * NVIDIA Corporation <www.nvidia.com>
4 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02005 * SPDX-License-Identifier: GPL-2.0+
Tom Warren41b68382011-01-27 10:58:05 +00006 */
7
8#include <common.h>
9#include <ns16550.h>
Jimmy Zhanga308d462012-04-10 05:17:06 +000010#include <linux/compiler.h>
Tom Warren41b68382011-01-27 10:58:05 +000011#include <asm/io.h>
Simon Glass16134fd2011-08-30 06:23:13 +000012#include <asm/arch/clock.h>
Tom Warrend32b2a42012-12-11 13:34:17 +000013#ifdef CONFIG_LCD
Simon Glass4f476f32012-10-17 13:24:52 +000014#include <asm/arch/display.h>
Tom Warrend32b2a42012-12-11 13:34:17 +000015#endif
Lucas Stach04585842012-09-29 10:02:09 +000016#include <asm/arch/funcmux.h>
Tom Warren41b68382011-01-27 10:58:05 +000017#include <asm/arch/pinmux.h>
Simon Glasse772be82012-04-02 13:18:54 +000018#include <asm/arch/pmu.h>
Tom Warrend32b2a42012-12-11 13:34:17 +000019#ifdef CONFIG_PWM_TEGRA
Simon Glass1564f342012-10-17 13:24:49 +000020#include <asm/arch/pwm.h>
Tom Warrend32b2a42012-12-11 13:34:17 +000021#endif
Tom Warrenab371962012-09-19 15:50:56 -070022#include <asm/arch/tegra.h>
Tom Warrenab371962012-09-19 15:50:56 -070023#include <asm/arch-tegra/board.h>
24#include <asm/arch-tegra/clk_rst.h>
25#include <asm/arch-tegra/pmc.h>
26#include <asm/arch-tegra/sys_proto.h>
27#include <asm/arch-tegra/uart.h>
28#include <asm/arch-tegra/warmboot.h>
Tom Warrend32b2a42012-12-11 13:34:17 +000029#ifdef CONFIG_TEGRA_CLOCK_SCALING
30#include <asm/arch/emc.h>
31#endif
32#ifdef CONFIG_USB_EHCI_TEGRA
Lucas Stach26c32162013-02-07 07:16:29 +000033#include <asm/arch-tegra/usb.h>
Jim Lin2fefb8b2013-06-21 19:05:47 +080034#include <asm/arch/usb.h>
Mateusz Zalegad862f892013-10-04 19:22:26 +020035#include <usb.h>
Tom Warrend32b2a42012-12-11 13:34:17 +000036#endif
Tom Warren9745cf82013-02-21 12:31:30 +000037#ifdef CONFIG_TEGRA_MMC
Tom Warrenf5d874d2013-02-26 12:26:55 -070038#include <asm/arch-tegra/tegra_mmc.h>
Tom Warren9745cf82013-02-21 12:31:30 +000039#include <asm/arch-tegra/mmc.h>
40#endif
Simon Glass87cc3d12012-02-03 15:13:57 +000041#include <i2c.h>
Tom Warrend32b2a42012-12-11 13:34:17 +000042#include <spi.h>
Jimmy Zhanga308d462012-04-10 05:17:06 +000043#include "emc.h"
Tom Warren41b68382011-01-27 10:58:05 +000044
45DECLARE_GLOBAL_DATA_PTR;
46
Tom Warren22562a42012-09-04 17:00:24 -070047const struct tegra_sysinfo sysinfo = {
48 CONFIG_TEGRA_BOARD_STRING
Tom Warren41b68382011-01-27 10:58:05 +000049};
50
Simon Glass5d73a8d2012-02-27 10:52:50 +000051void __pin_mux_usb(void)
52{
53}
54
55void pin_mux_usb(void) __attribute__((weak, alias("__pin_mux_usb")));
56
Stephen Warrend2f67fe2012-06-12 08:33:40 +000057void __pin_mux_spi(void)
58{
59}
60
61void pin_mux_spi(void) __attribute__((weak, alias("__pin_mux_spi")));
62
Lucas Stach18561f72012-09-25 20:21:14 +000063void __gpio_early_init_uart(void)
64{
65}
66
67void gpio_early_init_uart(void)
68__attribute__((weak, alias("__gpio_early_init_uart")));
69
Lucas Stach04585842012-09-29 10:02:09 +000070void __pin_mux_nand(void)
71{
72 funcmux_select(PERIPH_ID_NDFLASH, FUNCMUX_DEFAULT);
73}
74
75void pin_mux_nand(void) __attribute__((weak, alias("__pin_mux_nand")));
76
Marc Dietrich9bbe64b2012-11-25 11:26:11 +000077void __pin_mux_display(void)
78{
79}
80
81void pin_mux_display(void) __attribute__((weak, alias("__pin_mux_display")));
82
Tom Warren41b68382011-01-27 10:58:05 +000083/*
Wei Ni39d45ed2012-04-02 13:18:58 +000084 * Routine: power_det_init
85 * Description: turn off power detects
86 */
87static void power_det_init(void)
88{
Allen Martin55d98a12012-08-31 08:30:00 +000089#if defined(CONFIG_TEGRA20)
Tom Warren22562a42012-09-04 17:00:24 -070090 struct pmc_ctlr *const pmc = (struct pmc_ctlr *)NV_PA_PMC_BASE;
Wei Ni39d45ed2012-04-02 13:18:58 +000091
92 /* turn off power detects */
93 writel(0, &pmc->pmc_pwr_det_latch);
94 writel(0, &pmc->pmc_pwr_det);
95#endif
96}
97
98/*
Tom Warren41b68382011-01-27 10:58:05 +000099 * Routine: board_init
100 * Description: Early hardware init.
101 */
102int board_init(void)
103{
Jimmy Zhanga308d462012-04-10 05:17:06 +0000104 __maybe_unused int err;
105
Simon Glass704e60d2011-11-05 04:46:51 +0000106 /* Do clocks and UART first so that printf() works */
Simon Glassc2ea5e42011-09-21 12:40:04 +0000107 clock_init();
108 clock_verify();
109
Allen Martinb98691c2013-03-16 18:58:07 +0000110#ifdef CONFIG_FDT_SPI
Stephen Warrend2f67fe2012-06-12 08:33:40 +0000111 pin_mux_spi();
Tom Warrenee554f82011-11-05 09:48:11 +0000112 spi_init();
113#endif
Allen Martinba4fb9b2013-01-29 13:51:28 +0000114
Simon Glass1564f342012-10-17 13:24:49 +0000115#ifdef CONFIG_PWM_TEGRA
116 if (pwm_init(gd->fdt_blob))
117 debug("%s: Failed to init pwm\n", __func__);
118#endif
Simon Glass4f476f32012-10-17 13:24:52 +0000119#ifdef CONFIG_LCD
Marc Dietrich9bbe64b2012-11-25 11:26:11 +0000120 pin_mux_display();
Simon Glass4f476f32012-10-17 13:24:52 +0000121 tegra_lcd_check_next_stage(gd->fdt_blob, 0);
122#endif
Tom Warren41b68382011-01-27 10:58:05 +0000123 /* boot param addr */
124 gd->bd->bi_boot_params = (NV_PA_SDRAM_BASE + 0x100);
Wei Ni39d45ed2012-04-02 13:18:58 +0000125
126 power_det_init();
127
Simon Glass026fefb2012-10-30 07:28:53 +0000128#ifdef CONFIG_SYS_I2C_TEGRA
Simon Glass87cc3d12012-02-03 15:13:57 +0000129#ifndef CONFIG_SYS_I2C_INIT_BOARD
130#error "You must define CONFIG_SYS_I2C_INIT_BOARD to use i2c on Nvidia boards"
131#endif
132 i2c_init_board();
Simon Glasse772be82012-04-02 13:18:54 +0000133# ifdef CONFIG_TEGRA_PMU
134 if (pmu_set_nominal())
135 debug("Failed to select nominal voltages\n");
Jimmy Zhanga308d462012-04-10 05:17:06 +0000136# ifdef CONFIG_TEGRA_CLOCK_SCALING
137 err = board_emc_init();
138 if (err)
139 debug("Memory controller init failed: %d\n", err);
140# endif
141# endif /* CONFIG_TEGRA_PMU */
Simon Glass026fefb2012-10-30 07:28:53 +0000142#endif /* CONFIG_SYS_I2C_TEGRA */
Tom Warren41b68382011-01-27 10:58:05 +0000143
Simon Glass5d73a8d2012-02-27 10:52:50 +0000144#ifdef CONFIG_USB_EHCI_TEGRA
145 pin_mux_usb();
Mateusz Zalegad862f892013-10-04 19:22:26 +0200146 usb_process_devicetree(gd->fdt_blob);
Simon Glass5d73a8d2012-02-27 10:52:50 +0000147#endif
Mateusz Zalegad862f892013-10-04 19:22:26 +0200148
Simon Glass4f476f32012-10-17 13:24:52 +0000149#ifdef CONFIG_LCD
150 tegra_lcd_check_next_stage(gd->fdt_blob, 0);
151#endif
Simon Glass5d73a8d2012-02-27 10:52:50 +0000152
Lucas Stach04585842012-09-29 10:02:09 +0000153#ifdef CONFIG_TEGRA_NAND
154 pin_mux_nand();
155#endif
156
Tom Warren22562a42012-09-04 17:00:24 -0700157#ifdef CONFIG_TEGRA_LP0
Allen Martin0ca1a452012-08-31 08:30:11 +0000158 /* save Sdram params to PMC 2, 4, and 24 for WB0 */
159 warmboot_save_sdram_params();
160
Simon Glass8cc8f612012-04-02 13:18:57 +0000161 /* prepare the WB code to LP0 location */
162 warmboot_prepare_code(TEGRA_LP0_ADDR, TEGRA_LP0_SIZE);
163#endif
164
Tom Warren41b68382011-01-27 10:58:05 +0000165 return 0;
166}
Simon Glassdfcee792011-09-21 12:40:03 +0000167
168#ifdef CONFIG_BOARD_EARLY_INIT_F
Thierry Reding2fa4db02012-06-04 20:02:27 +0000169static void __gpio_early_init(void)
170{
171}
172
173void gpio_early_init(void) __attribute__((weak, alias("__gpio_early_init")));
174
Simon Glassdfcee792011-09-21 12:40:03 +0000175int board_early_init_f(void)
176{
Tom Warren598547d2013-01-28 13:32:12 +0000177#if !defined(CONFIG_TEGRA20)
Tom Warrend32b2a42012-12-11 13:34:17 +0000178 pinmux_init();
179#endif
Simon Glassa8ccc8b2011-11-28 15:04:40 +0000180 board_init_uart_f();
Simon Glassdfcee792011-09-21 12:40:03 +0000181
182 /* Initialize periph GPIOs */
Thierry Reding2fa4db02012-06-04 20:02:27 +0000183 gpio_early_init();
Simon Glass704e60d2011-11-05 04:46:51 +0000184 gpio_early_init_uart();
Simon Glass4f476f32012-10-17 13:24:52 +0000185#ifdef CONFIG_LCD
186 tegra_lcd_early_init(gd->fdt_blob);
187#endif
Lucas Stach18561f72012-09-25 20:21:14 +0000188
Simon Glassdfcee792011-09-21 12:40:03 +0000189 return 0;
190}
191#endif /* EARLY_INIT */
Simon Glass4f476f32012-10-17 13:24:52 +0000192
193int board_late_init(void)
194{
195#ifdef CONFIG_LCD
196 /* Make sure we finish initing the LCD */
197 tegra_lcd_check_next_stage(gd->fdt_blob, 1);
198#endif
199 return 0;
200}
Tom Warren9745cf82013-02-21 12:31:30 +0000201
202#if defined(CONFIG_TEGRA_MMC)
203void __pin_mux_mmc(void)
204{
205}
206
207void pin_mux_mmc(void) __attribute__((weak, alias("__pin_mux_mmc")));
208
209/* this is a weak define that we are overriding */
210int board_mmc_init(bd_t *bd)
211{
212 debug("%s called\n", __func__);
213
214 /* Enable muxes, etc. for SDMMC controllers */
215 pin_mux_mmc();
216
217 debug("%s: init MMC\n", __func__);
218 tegra_mmc_init();
219
220 return 0;
221}
Tom Warrenf5d874d2013-02-26 12:26:55 -0700222
223void pad_init_mmc(struct mmc_host *host)
224{
225#if defined(CONFIG_TEGRA30)
226 enum periph_id id = host->mmc_id;
227 u32 val;
228
229 debug("%s: sdmmc address = %08x, id = %d\n", __func__,
230 (unsigned int)host->reg, id);
231
232 /* Set the pad drive strength for SDMMC1 or 3 only */
233 if (id != PERIPH_ID_SDMMC1 && id != PERIPH_ID_SDMMC3) {
234 debug("%s: settings are only valid for SDMMC1/SDMMC3!\n",
235 __func__);
236 return;
237 }
238
239 val = readl(&host->reg->sdmemcmppadctl);
240 val &= 0xFFFFFFF0;
241 val |= MEMCOMP_PADCTRL_VREF;
242 writel(val, &host->reg->sdmemcmppadctl);
243
244 val = readl(&host->reg->autocalcfg);
245 val &= 0xFFFF0000;
246 val |= AUTO_CAL_PU_OFFSET | AUTO_CAL_PD_OFFSET | AUTO_CAL_ENABLED;
247 writel(val, &host->reg->autocalcfg);
248#endif /* T30 */
249}
250#endif /* MMC */