blob: 83eb18c3b7ace95c09cd23503c6d4d2c8a7c5340 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -05002/*
Kumar Galaad4e9d42011-01-04 17:57:59 -06003 * Copyright 2004, 2007, 2010-2011 Freescale Semiconductor.
Biwen Li037fa1a2020-05-01 20:56:37 +08004 * Copyright 2020 NXP
Jon Loeliger77a4f6e2005-07-25 14:05:07 -05005 */
6
7/*
8 * mpc8548cds board configuration file
9 *
10 * Please refer to doc/README.mpc85xxcds for more info.
11 *
12 */
13#ifndef __CONFIG_H
14#define __CONFIG_H
15
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050016#ifndef __ASSEMBLY__
Simon Glassfb64e362020-05-10 11:40:09 -060017#include <linux/stringify.h>
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050018#endif
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050019
20/*
21 * These can be toggled for performance analysis, otherwise use default.
22 */
Ed Swarthout95ae0a02007-07-27 01:50:52 -050023#define CONFIG_L2_CACHE /* toggle L2 cache */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050024
25/*
26 * Only possible on E500 Version 2 or newer cores.
27 */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050028
Tom Rini6a5dccc2022-11-16 13:10:41 -050029#define CFG_SYS_CCSRBAR 0xe0000000
30#define CFG_SYS_CCSRBAR_PHYS_LOW CFG_SYS_CCSRBAR
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050031
Jon Loeligerc378bae2008-03-18 13:51:06 -050032/* DDR Setup */
Jon Loeligerc378bae2008-03-18 13:51:06 -050033#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
Jon Loeligerc378bae2008-03-18 13:51:06 -050034
Jon Loeligerc378bae2008-03-18 13:51:06 -050035#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
36
Tom Rini6a5dccc2022-11-16 13:10:41 -050037#define CFG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
38#define CFG_SYS_SDRAM_BASE CFG_SYS_DDR_SDRAM_BASE
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050039
Jon Loeligerc378bae2008-03-18 13:51:06 -050040/* I2C addresses of SPD EEPROMs */
41#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
42
43/* Make sure required options are set */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050044#ifndef CONFIG_SPD_EEPROM
45#error ("CONFIG_SPD_EEPROM is required")
46#endif
47
chenhui zhaoe97171e2011-10-13 13:40:59 +080048/*
49 * Physical Address Map
50 *
51 * 32bit:
52 * 0x0000_0000 0x7fff_ffff DDR 2G cacheable
53 * 0x8000_0000 0x9fff_ffff PCI1 MEM 512M cacheable
54 * 0xa000_0000 0xbfff_ffff PCIe MEM 512M cacheable
55 * 0xc000_0000 0xdfff_ffff RapidIO 512M cacheable
56 * 0xe000_0000 0xe00f_ffff CCSR 1M non-cacheable
57 * 0xe200_0000 0xe20f_ffff PCI1 IO 1M non-cacheable
58 * 0xe300_0000 0xe30f_ffff PCIe IO 1M non-cacheable
59 * 0xf000_0000 0xf3ff_ffff SDRAM 64M cacheable
60 * 0xf800_0000 0xf80f_ffff NVRAM/CADMUS 1M non-cacheable
61 * 0xff00_0000 0xff7f_ffff FLASH (2nd bank) 8M non-cacheable
62 * 0xff80_0000 0xffff_ffff FLASH (boot bank) 8M non-cacheable
63 *
chenhui zhaoa9dd52d2011-10-13 13:41:00 +080064 * 36bit:
65 * 0x00000_0000 0x07fff_ffff DDR 2G cacheable
66 * 0xc0000_0000 0xc1fff_ffff PCI1 MEM 512M cacheable
67 * 0xc2000_0000 0xc3fff_ffff PCIe MEM 512M cacheable
68 * 0xc4000_0000 0xc5fff_ffff RapidIO 512M cacheable
69 * 0xfe000_0000 0xfe00f_ffff CCSR 1M non-cacheable
70 * 0xfe200_0000 0xfe20f_ffff PCI1 IO 1M non-cacheable
71 * 0xfe300_0000 0xfe30f_ffff PCIe IO 1M non-cacheable
72 * 0xff000_0000 0xff3ff_ffff SDRAM 64M cacheable
73 * 0xff800_0000 0xff80f_ffff NVRAM/CADMUS 1M non-cacheable
74 * 0xfff00_0000 0xfff7f_ffff FLASH (2nd bank) 8M non-cacheable
75 * 0xfff80_0000 0xfffff_ffff FLASH (boot bank) 8M non-cacheable
76 *
chenhui zhaoe97171e2011-10-13 13:40:59 +080077 */
78
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050079/*
80 * Local Bus Definitions
81 */
82
83/*
84 * FLASH on the Local Bus
85 * Two banks, 8M each, using the CFI driver.
86 * Boot from BR0/OR0 bank at 0xff00_0000
87 * Alternate BR1/OR1 bank at 0xff80_0000
88 *
89 * BR0, BR1:
90 * Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0
91 * Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0
92 * Port Size = 16 bits = BRx[19:20] = 10
93 * Use GPCM = BRx[24:26] = 000
94 * Valid = BRx[31] = 1
95 *
Ed Swarthout95ae0a02007-07-27 01:50:52 -050096 * 0 4 8 12 16 20 24 28
97 * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001 BR0
98 * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001 BR1
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050099 *
100 * OR0, OR1:
101 * Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0
102 * Reserved ORx[17:18] = 11, confusion here?
103 * CSNT = ORx[20] = 1
104 * ACS = half cycle delay = ORx[21:22] = 11
105 * SCY = 6 = ORx[24:27] = 0110
106 * TRLX = use relaxed timing = ORx[29] = 1
107 * EAD = use external address latch delay = OR[31] = 1
108 *
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500109 * 0 4 8 12 16 20 24 28
110 * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 ORx
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500111 */
112
Tom Rini6a5dccc2022-11-16 13:10:41 -0500113#define CFG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 16M */
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800114#ifdef CONFIG_PHYS_64BIT
Tom Rini6a5dccc2022-11-16 13:10:41 -0500115#define CFG_SYS_FLASH_BASE_PHYS 0xfff000000ull
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800116#else
Tom Rini6a5dccc2022-11-16 13:10:41 -0500117#define CFG_SYS_FLASH_BASE_PHYS CFG_SYS_FLASH_BASE
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800118#endif
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500119
Tom Rini6a5dccc2022-11-16 13:10:41 -0500120#define CFG_SYS_FLASH_BANKS_LIST \
121 {CFG_SYS_FLASH_BASE_PHYS + 0x800000, CFG_SYS_FLASH_BASE_PHYS}
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500122
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500123/*
124 * SDRAM on the Local Bus
125 */
Tom Rini6a5dccc2022-11-16 13:10:41 -0500126#define CFG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800127#ifdef CONFIG_PHYS_64BIT
Tom Rini6a5dccc2022-11-16 13:10:41 -0500128#define CFG_SYS_LBC_SDRAM_BASE_PHYS 0xff0000000ull
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800129#else
Tom Rini6a5dccc2022-11-16 13:10:41 -0500130#define CFG_SYS_LBC_SDRAM_BASE_PHYS CFG_SYS_LBC_SDRAM_BASE
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800131#endif
Tom Rini6a5dccc2022-11-16 13:10:41 -0500132#define CFG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500133
134/*
135 * Base Register 2 and Option Register 2 configure SDRAM.
Tom Rini6a5dccc2022-11-16 13:10:41 -0500136 * The SDRAM base address, CFG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500137 *
138 * For BR2, need:
139 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
140 * port-size = 32-bits = BR2[19:20] = 11
141 * no parity checking = BR2[21:22] = 00
142 * SDRAM for MSEL = BR2[24:26] = 011
143 * Valid = BR[31] = 1
144 *
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500145 * 0 4 8 12 16 20 24 28
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500146 * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
147 *
Tom Rini6a5dccc2022-11-16 13:10:41 -0500148 * FIXME: CFG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500149 * FIXME: the top 17 bits of BR2.
150 */
151
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500152/*
Tom Rini6a5dccc2022-11-16 13:10:41 -0500153 * The SDRAM size in MB, CFG_SYS_LBC_SDRAM_SIZE, is 64.
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500154 *
155 * For OR2, need:
156 * 64MB mask for AM, OR2[0:7] = 1111 1100
157 * XAM, OR2[17:18] = 11
158 * 9 columns OR2[19-21] = 010
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500159 * 13 rows OR2[23-25] = 100
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500160 * EAD set for extra time OR[31] = 1
161 *
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500162 * 0 4 8 12 16 20 24 28
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500163 * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
164 */
165
Tom Rini6a5dccc2022-11-16 13:10:41 -0500166#define CFG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */
167#define CFG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
168#define CFG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
169#define CFG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500170
171/*
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500172 * Common settings for all Local Bus SDRAM commands.
173 * At run time, either BSMA1516 (for CPU 1.1)
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500174 * or BSMA1617 (for CPU 1.0) (old)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500175 * is OR'ed in too.
176 */
Tom Rini6a5dccc2022-11-16 13:10:41 -0500177#define CFG_SYS_LBC_LSDMR_COMMON ( LSDMR_RFCR16 \
Kumar Gala727c6a62009-03-26 01:34:38 -0500178 | LSDMR_PRETOACT7 \
179 | LSDMR_ACTTORW7 \
180 | LSDMR_BL8 \
181 | LSDMR_WRC4 \
182 | LSDMR_CL3 \
183 | LSDMR_RFEN \
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500184 )
185
186/*
187 * The CADMUS registers are connected to CS3 on CDS.
188 * The new memory map places CADMUS at 0xf8000000.
189 *
190 * For BR3, need:
191 * Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0
192 * port-size = 8-bits = BR[19:20] = 01
193 * no parity checking = BR[21:22] = 00
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500194 * GPMC for MSEL = BR[24:26] = 000
195 * Valid = BR[31] = 1
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500196 *
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500197 * 0 4 8 12 16 20 24 28
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500198 * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801
199 *
200 * For OR3, need:
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500201 * 1 MB mask for AM, OR[0:16] = 1111 1111 1111 0000 0
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500202 * disable buffer ctrl OR[19] = 0
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500203 * CSNT OR[20] = 1
204 * ACS OR[21:22] = 11
205 * XACS OR[23] = 1
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500206 * SCY 15 wait states OR[24:27] = 1111 max is suboptimal but safe
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500207 * SETA OR[28] = 0
208 * TRLX OR[29] = 1
209 * EHTR OR[30] = 1
210 * EAD extra time OR[31] = 1
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500211 *
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500212 * 0 4 8 12 16 20 24 28
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500213 * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7
214 */
215
216#define CADMUS_BASE_ADDR 0xf8000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800217#ifdef CONFIG_PHYS_64BIT
218#define CADMUS_BASE_ADDR_PHYS 0xff8000000ull
219#else
chenhui zhaoe97171e2011-10-13 13:40:59 +0800220#define CADMUS_BASE_ADDR_PHYS CADMUS_BASE_ADDR
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800221#endif
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500222
Tom Rini6a5dccc2022-11-16 13:10:41 -0500223#define CFG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
224#define CFG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500225
Tom Rini6a5dccc2022-11-16 13:10:41 -0500226#define CFG_SYS_INIT_SP_OFFSET (CFG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500227
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500228/* Serial Port */
Tom Rinidf6a2152022-11-16 13:10:28 -0500229#define CFG_SYS_NS16550_CLK get_bus_freq(0)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500230
Tom Rini6a5dccc2022-11-16 13:10:41 -0500231#define CFG_SYS_BAUDRATE_TABLE \
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500232 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
233
Tom Rini6a5dccc2022-11-16 13:10:41 -0500234#define CFG_SYS_NS16550_COM1 (CFG_SYS_CCSRBAR+0x4500)
235#define CFG_SYS_NS16550_COM2 (CFG_SYS_CCSRBAR+0x4600)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500236
Jon Loeliger43d818f2006-10-20 15:50:15 -0500237/*
238 * I2C
239 */
Igor Opaniukf7c91762021-02-09 13:52:45 +0200240#if !CONFIG_IS_ENABLED(DM_I2C)
Tom Rini6a5dccc2022-11-16 13:10:41 -0500241#define CFG_SYS_I2C_NOPROBES { {0, 0x69} }
Biwen Li037fa1a2020-05-01 20:56:37 +0800242#endif
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500243
244/*
245 * General PCI
Sergei Shtylyov6ffad932006-12-27 22:07:15 +0300246 * Memory space is mapped 1-1, but I/O space must start from 0.
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500247 */
Tom Rini56af6592022-11-16 13:10:33 -0500248#define CFG_SYS_PCI1_MEM_VIRT 0x80000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800249#ifdef CONFIG_PHYS_64BIT
Tom Rini56af6592022-11-16 13:10:33 -0500250#define CFG_SYS_PCI1_MEM_PHYS 0xc00000000ull
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800251#else
Tom Rini56af6592022-11-16 13:10:33 -0500252#define CFG_SYS_PCI1_MEM_PHYS 0x80000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800253#endif
Tom Rini56af6592022-11-16 13:10:33 -0500254#define CFG_SYS_PCI1_IO_VIRT 0xe2000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800255#ifdef CONFIG_PHYS_64BIT
Tom Rini56af6592022-11-16 13:10:33 -0500256#define CFG_SYS_PCI1_IO_PHYS 0xfe2000000ull
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800257#else
Tom Rini56af6592022-11-16 13:10:33 -0500258#define CFG_SYS_PCI1_IO_PHYS 0xe2000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800259#endif
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500260
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500261#ifdef CONFIG_PCIE1
Tom Rini56af6592022-11-16 13:10:33 -0500262#define CFG_SYS_PCIE1_MEM_VIRT 0xa0000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800263#ifdef CONFIG_PHYS_64BIT
Tom Rini56af6592022-11-16 13:10:33 -0500264#define CFG_SYS_PCIE1_MEM_PHYS 0xc20000000ull
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800265#else
Tom Rini56af6592022-11-16 13:10:33 -0500266#define CFG_SYS_PCIE1_MEM_PHYS 0xa0000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800267#endif
Tom Rini56af6592022-11-16 13:10:33 -0500268#define CFG_SYS_PCIE1_IO_VIRT 0xe3000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800269#ifdef CONFIG_PHYS_64BIT
Tom Rini56af6592022-11-16 13:10:33 -0500270#define CFG_SYS_PCIE1_IO_PHYS 0xfe3000000ull
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800271#else
Tom Rini56af6592022-11-16 13:10:33 -0500272#define CFG_SYS_PCIE1_IO_PHYS 0xe3000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800273#endif
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500274#endif
Zang Roy-r61911a5f77dc2006-12-14 14:14:55 +0800275
276/*
277 * RapidIO MMU
278 */
Tom Rini40eb5562022-11-16 13:10:40 -0500279#define CFG_SYS_SRIO1_MEM_VIRT 0xc0000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800280#ifdef CONFIG_PHYS_64BIT
Tom Rini40eb5562022-11-16 13:10:40 -0500281#define CFG_SYS_SRIO1_MEM_PHYS 0xc40000000ull
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800282#else
Tom Rini40eb5562022-11-16 13:10:40 -0500283#define CFG_SYS_SRIO1_MEM_PHYS 0xc0000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800284#endif
Tom Rini40eb5562022-11-16 13:10:40 -0500285#define CFG_SYS_SRIO1_MEM_SIZE 0x20000000 /* 512M */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500286
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500287#if defined(CONFIG_TSEC_ENET)
288
Kim Phillips177e58f2007-05-16 16:52:19 -0500289#define CONFIG_TSEC1 1
290#define CONFIG_TSEC1_NAME "eTSEC0"
291#define CONFIG_TSEC2 1
292#define CONFIG_TSEC2_NAME "eTSEC1"
293#define CONFIG_TSEC3 1
294#define CONFIG_TSEC3_NAME "eTSEC2"
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500295#define CONFIG_TSEC4
Kim Phillips177e58f2007-05-16 16:52:19 -0500296#define CONFIG_TSEC4_NAME "eTSEC3"
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500297#undef CONFIG_MPC85XX_FEC
298
299#define TSEC1_PHY_ADDR 0
300#define TSEC2_PHY_ADDR 1
301#define TSEC3_PHY_ADDR 2
302#define TSEC4_PHY_ADDR 3
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500303
304#define TSEC1_PHYIDX 0
305#define TSEC2_PHYIDX 0
306#define TSEC3_PHYIDX 0
307#define TSEC4_PHYIDX 0
Andy Fleming09b88df2007-08-15 20:03:25 -0500308#define TSEC1_FLAGS TSEC_GIGABIT
309#define TSEC2_FLAGS TSEC_GIGABIT
310#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
311#define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500312#endif /* CONFIG_TSEC_ENET */
313
314/*
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500315 * Miscellaneous configurable options
316 */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500317
318/*
319 * For booting Linux, the board info and command line data
Kumar Gala39ffcc12011-04-28 10:13:41 -0500320 * have to be in the first 64 MB of memory, since this is
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500321 * the maximum mapped by the Linux kernel during initialization.
322 */
Tom Rini6a5dccc2022-11-16 13:10:41 -0500323#define CFG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500324
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500325/*
326 * Environment Configuration
327 */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500328
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500329#define CONFIG_IPADDR 192.168.1.253
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500330
Mario Six790d8442018-03-28 14:38:20 +0200331#define CONFIG_HOSTNAME "unknown"
Joe Hershberger257ff782011-10-13 13:03:47 +0000332#define CONFIG_ROOTPATH "/nfsroot"
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500333#define CONFIG_UBOOTPATH 8548cds/u-boot.bin /* TFTP server */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500334
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500335#define CONFIG_SERVERIP 192.168.1.1
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500336#define CONFIG_GATEWAYIP 192.168.1.1
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500337#define CONFIG_NETMASK 255.255.255.0
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500338
chenhui zhao3560dbd2011-09-06 16:41:19 +0000339#define CONFIG_EXTRA_ENV_SETTINGS \
340 "hwconfig=fsl_ddr:ecc=off\0" \
341 "netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200342 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
chenhui zhao3560dbd2011-09-06 16:41:19 +0000343 "tftpflash=tftpboot $loadaddr $uboot; " \
Simon Glass72cc5382022-10-20 18:22:39 -0600344 "protect off " __stringify(CONFIG_TEXT_BASE) \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200345 " +$filesize; " \
Simon Glass72cc5382022-10-20 18:22:39 -0600346 "erase " __stringify(CONFIG_TEXT_BASE) \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200347 " +$filesize; " \
Simon Glass72cc5382022-10-20 18:22:39 -0600348 "cp.b $loadaddr " __stringify(CONFIG_TEXT_BASE) \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200349 " $filesize; " \
Simon Glass72cc5382022-10-20 18:22:39 -0600350 "protect on " __stringify(CONFIG_TEXT_BASE) \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200351 " +$filesize; " \
Simon Glass72cc5382022-10-20 18:22:39 -0600352 "cmp.b $loadaddr " __stringify(CONFIG_TEXT_BASE) \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200353 " $filesize\0" \
chenhui zhao3560dbd2011-09-06 16:41:19 +0000354 "consoledev=ttyS1\0" \
355 "ramdiskaddr=2000000\0" \
356 "ramdiskfile=ramdisk.uboot\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500357 "fdtaddr=1e00000\0" \
chenhui zhao3560dbd2011-09-06 16:41:19 +0000358 "fdtfile=mpc8548cds.dtb\0"
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500359
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500360#endif /* __CONFIG_H */