blob: eda04f7280a2bdda48d8df944eaeed280854fed6 [file] [log] [blame]
Luc Verhaegenb01df1e2014-08-13 07:55:06 +02001/*
2 * Display driver for Allwinner SoCs.
3 *
4 * (C) Copyright 2013-2014 Luc Verhaegen <libv@skynet.be>
5 * (C) Copyright 2014 Hans de Goede <hdegoede@redhat.com>
6 *
7 * SPDX-License-Identifier: GPL-2.0+
8 */
9
10#include <common.h>
11
12#include <asm/arch/clock.h>
13#include <asm/arch/display.h>
Hans de Goede7e68a1b2014-12-21 16:28:32 +010014#include <asm/arch/gpio.h>
Luc Verhaegenb01df1e2014-08-13 07:55:06 +020015#include <asm/global_data.h>
Hans de Goede7e68a1b2014-12-21 16:28:32 +010016#include <asm/gpio.h>
Luc Verhaegenb01df1e2014-08-13 07:55:06 +020017#include <asm/io.h>
Hans de Goedea5aa95f2014-12-19 16:05:12 +010018#include <errno.h>
Luc Verhaegen4869a8c2014-08-13 07:55:07 +020019#include <fdtdec.h>
20#include <fdt_support.h>
Luc Verhaegenb01df1e2014-08-13 07:55:06 +020021#include <video_fb.h>
Hans de Goedeccb0ed52014-12-19 13:46:33 +010022#include "videomodes.h"
Luc Verhaegenb01df1e2014-08-13 07:55:06 +020023
24DECLARE_GLOBAL_DATA_PTR;
25
Hans de Goedea0b1b732014-12-21 14:37:45 +010026enum sunxi_monitor {
27 sunxi_monitor_none,
28 sunxi_monitor_dvi,
29 sunxi_monitor_hdmi,
30 sunxi_monitor_lcd,
31 sunxi_monitor_vga,
32};
33#define SUNXI_MONITOR_LAST sunxi_monitor_vga
34
Luc Verhaegenb01df1e2014-08-13 07:55:06 +020035struct sunxi_display {
36 GraphicDevice graphic_device;
Hans de Goedea0b1b732014-12-21 14:37:45 +010037 enum sunxi_monitor monitor;
Hans de Goede7e68a1b2014-12-21 16:28:32 +010038 unsigned int depth;
Luc Verhaegenb01df1e2014-08-13 07:55:06 +020039} sunxi_display;
40
Hans de Goedee9544592014-12-23 23:04:35 +010041#ifdef CONFIG_VIDEO_HDMI
42
Hans de Goedea5aa95f2014-12-19 16:05:12 +010043/*
44 * Wait up to 200ms for value to be set in given part of reg.
45 */
46static int await_completion(u32 *reg, u32 mask, u32 val)
47{
48 unsigned long tmo = timer_get_us() + 200000;
49
50 while ((readl(reg) & mask) != val) {
51 if (timer_get_us() > tmo) {
52 printf("DDC: timeout reading EDID\n");
53 return -ETIME;
54 }
55 }
56 return 0;
57}
58
Luc Verhaegenb01df1e2014-08-13 07:55:06 +020059static int sunxi_hdmi_hpd_detect(void)
60{
61 struct sunxi_ccm_reg * const ccm =
62 (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
63 struct sunxi_hdmi_reg * const hdmi =
64 (struct sunxi_hdmi_reg *)SUNXI_HDMI_BASE;
Hans de Goede205a30c2014-12-20 15:15:23 +010065 unsigned long tmo = timer_get_us() + 300000;
Luc Verhaegenb01df1e2014-08-13 07:55:06 +020066
67 /* Set pll3 to 300MHz */
68 clock_set_pll3(300000000);
69
70 /* Set hdmi parent to pll3 */
71 clrsetbits_le32(&ccm->hdmi_clk_cfg, CCM_HDMI_CTRL_PLL_MASK,
72 CCM_HDMI_CTRL_PLL3);
73
74 /* Set ahb gating to pass */
Hans de Goedef651e0a2014-11-14 17:42:14 +010075#ifdef CONFIG_MACH_SUN6I
76 setbits_le32(&ccm->ahb_reset1_cfg, 1 << AHB_RESET_OFFSET_HDMI);
77#endif
Luc Verhaegenb01df1e2014-08-13 07:55:06 +020078 setbits_le32(&ccm->ahb_gate1, 1 << AHB_GATE_OFFSET_HDMI);
79
80 /* Clock on */
81 setbits_le32(&ccm->hdmi_clk_cfg, CCM_HDMI_CTRL_GATE);
82
83 writel(SUNXI_HDMI_CTRL_ENABLE, &hdmi->ctrl);
84 writel(SUNXI_HDMI_PAD_CTRL0_HDP, &hdmi->pad_ctrl0);
85
Hans de Goede205a30c2014-12-20 15:15:23 +010086 while (timer_get_us() < tmo) {
87 if (readl(&hdmi->hpd) & SUNXI_HDMI_HPD_DETECT)
88 return 1;
89 }
Luc Verhaegenb01df1e2014-08-13 07:55:06 +020090
Hans de Goede205a30c2014-12-20 15:15:23 +010091 return 0;
Hans de Goede695bda42014-12-19 15:13:57 +010092}
93
94static void sunxi_hdmi_shutdown(void)
95{
96 struct sunxi_ccm_reg * const ccm =
97 (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
98 struct sunxi_hdmi_reg * const hdmi =
99 (struct sunxi_hdmi_reg *)SUNXI_HDMI_BASE;
Luc Verhaegenb01df1e2014-08-13 07:55:06 +0200100
Luc Verhaegenb01df1e2014-08-13 07:55:06 +0200101 clrbits_le32(&hdmi->ctrl, SUNXI_HDMI_CTRL_ENABLE);
102 clrbits_le32(&ccm->hdmi_clk_cfg, CCM_HDMI_CTRL_GATE);
103 clrbits_le32(&ccm->ahb_gate1, 1 << AHB_GATE_OFFSET_HDMI);
Hans de Goedef651e0a2014-11-14 17:42:14 +0100104#ifdef CONFIG_MACH_SUN6I
105 clrbits_le32(&ccm->ahb_reset1_cfg, 1 << AHB_RESET_OFFSET_HDMI);
106#endif
Luc Verhaegenb01df1e2014-08-13 07:55:06 +0200107 clock_set_pll3(0);
Luc Verhaegenb01df1e2014-08-13 07:55:06 +0200108}
109
Hans de Goedea5aa95f2014-12-19 16:05:12 +0100110static int sunxi_hdmi_ddc_do_command(u32 cmnd, int offset, int n)
111{
112 struct sunxi_hdmi_reg * const hdmi =
113 (struct sunxi_hdmi_reg *)SUNXI_HDMI_BASE;
114
115 setbits_le32(&hdmi->ddc_fifo_ctrl, SUNXI_HDMI_DDC_FIFO_CTRL_CLEAR);
116 writel(SUNXI_HMDI_DDC_ADDR_EDDC_SEGMENT(offset >> 8) |
117 SUNXI_HMDI_DDC_ADDR_EDDC_ADDR |
118 SUNXI_HMDI_DDC_ADDR_OFFSET(offset) |
119 SUNXI_HMDI_DDC_ADDR_SLAVE_ADDR, &hdmi->ddc_addr);
120#ifndef CONFIG_MACH_SUN6I
121 writel(n, &hdmi->ddc_byte_count);
122 writel(cmnd, &hdmi->ddc_cmnd);
123#else
124 writel(n << 16 | cmnd, &hdmi->ddc_cmnd);
125#endif
126 setbits_le32(&hdmi->ddc_ctrl, SUNXI_HMDI_DDC_CTRL_START);
127
128 return await_completion(&hdmi->ddc_ctrl, SUNXI_HMDI_DDC_CTRL_START, 0);
129}
130
131static int sunxi_hdmi_ddc_read(int offset, u8 *buf, int count)
132{
133 struct sunxi_hdmi_reg * const hdmi =
134 (struct sunxi_hdmi_reg *)SUNXI_HDMI_BASE;
135 int i, n;
136
137 while (count > 0) {
138 if (count > 16)
139 n = 16;
140 else
141 n = count;
142
143 if (sunxi_hdmi_ddc_do_command(
144 SUNXI_HDMI_DDC_CMND_EXPLICIT_EDDC_READ,
145 offset, n))
146 return -ETIME;
147
148 for (i = 0; i < n; i++)
149 *buf++ = readb(&hdmi->ddc_fifo_data);
150
151 offset += n;
152 count -= n;
153 }
154
155 return 0;
156}
157
Hans de Goede45b8f7b2014-12-20 14:01:48 +0100158static int sunxi_hdmi_edid_get_block(int block, u8 *buf)
159{
160 int r, retries = 2;
161
162 do {
163 r = sunxi_hdmi_ddc_read(block * 128, buf, 128);
164 if (r)
165 continue;
166 r = edid_check_checksum(buf);
167 if (r) {
168 printf("EDID block %d: checksum error%s\n",
169 block, retries ? ", retrying" : "");
170 }
171 } while (r && retries--);
172
173 return r;
174}
175
Hans de Goedea0b1b732014-12-21 14:37:45 +0100176static int sunxi_hdmi_edid_get_mode(struct ctfb_res_modes *mode)
Hans de Goedea5aa95f2014-12-19 16:05:12 +0100177{
178 struct edid1_info edid1;
Hans de Goede1ff6cc42014-12-20 14:31:45 +0100179 struct edid_cea861_info cea681[4];
Hans de Goedea5aa95f2014-12-19 16:05:12 +0100180 struct edid_detailed_timing *t =
181 (struct edid_detailed_timing *)edid1.monitor_details.timing;
182 struct sunxi_hdmi_reg * const hdmi =
183 (struct sunxi_hdmi_reg *)SUNXI_HDMI_BASE;
184 struct sunxi_ccm_reg * const ccm =
185 (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
Hans de Goede1ff6cc42014-12-20 14:31:45 +0100186 int i, r, ext_blocks = 0;
Hans de Goedea5aa95f2014-12-19 16:05:12 +0100187
188 /* SUNXI_HDMI_CTRL_ENABLE & PAD_CTRL0 are already set by hpd_detect */
189 writel(SUNXI_HDMI_PAD_CTRL1 | SUNXI_HDMI_PAD_CTRL1_HALVE,
190 &hdmi->pad_ctrl1);
191 writel(SUNXI_HDMI_PLL_CTRL | SUNXI_HDMI_PLL_CTRL_DIV(15),
192 &hdmi->pll_ctrl);
193 writel(SUNXI_HDMI_PLL_DBG0_PLL3, &hdmi->pll_dbg0);
194
195 /* Reset i2c controller */
196 setbits_le32(&ccm->hdmi_clk_cfg, CCM_HDMI_CTRL_DDC_GATE);
197 writel(SUNXI_HMDI_DDC_CTRL_ENABLE |
198 SUNXI_HMDI_DDC_CTRL_SDA_ENABLE |
199 SUNXI_HMDI_DDC_CTRL_SCL_ENABLE |
200 SUNXI_HMDI_DDC_CTRL_RESET, &hdmi->ddc_ctrl);
201 if (await_completion(&hdmi->ddc_ctrl, SUNXI_HMDI_DDC_CTRL_RESET, 0))
202 return -EIO;
203
204 writel(SUNXI_HDMI_DDC_CLOCK, &hdmi->ddc_clock);
205#ifndef CONFIG_MACH_SUN6I
206 writel(SUNXI_HMDI_DDC_LINE_CTRL_SDA_ENABLE |
207 SUNXI_HMDI_DDC_LINE_CTRL_SCL_ENABLE, &hdmi->ddc_line_ctrl);
208#endif
209
Hans de Goede45b8f7b2014-12-20 14:01:48 +0100210 r = sunxi_hdmi_edid_get_block(0, (u8 *)&edid1);
Hans de Goede1ff6cc42014-12-20 14:31:45 +0100211 if (r == 0) {
212 r = edid_check_info(&edid1);
213 if (r) {
214 printf("EDID: invalid EDID data\n");
215 r = -EINVAL;
216 }
217 }
218 if (r == 0) {
219 ext_blocks = edid1.extension_flag;
220 if (ext_blocks > 4)
221 ext_blocks = 4;
222 for (i = 0; i < ext_blocks; i++) {
223 if (sunxi_hdmi_edid_get_block(1 + i,
224 (u8 *)&cea681[i]) != 0) {
225 ext_blocks = i;
226 break;
227 }
228 }
229 }
Hans de Goedea5aa95f2014-12-19 16:05:12 +0100230
231 /* Disable DDC engine, no longer needed */
232 clrbits_le32(&hdmi->ddc_ctrl, SUNXI_HMDI_DDC_CTRL_ENABLE);
233 clrbits_le32(&ccm->hdmi_clk_cfg, CCM_HDMI_CTRL_DDC_GATE);
234
235 if (r)
236 return r;
237
Hans de Goedea5aa95f2014-12-19 16:05:12 +0100238 /* We want version 1.3 or 1.2 with detailed timing info */
239 if (edid1.version != 1 || (edid1.revision < 3 &&
240 !EDID1_INFO_FEATURE_PREFERRED_TIMING_MODE(edid1))) {
241 printf("EDID: unsupported version %d.%d\n",
242 edid1.version, edid1.revision);
243 return -EINVAL;
244 }
245
246 /* Take the first usable detailed timing */
247 for (i = 0; i < 4; i++, t++) {
248 r = video_edid_dtd_to_ctfb_res_modes(t, mode);
249 if (r == 0)
250 break;
251 }
252 if (i == 4) {
253 printf("EDID: no usable detailed timing found\n");
254 return -ENOENT;
255 }
256
Hans de Goede1ff6cc42014-12-20 14:31:45 +0100257 /* Check for basic audio support, if found enable hdmi output */
Hans de Goedea0b1b732014-12-21 14:37:45 +0100258 sunxi_display.monitor = sunxi_monitor_dvi;
Hans de Goede1ff6cc42014-12-20 14:31:45 +0100259 for (i = 0; i < ext_blocks; i++) {
260 if (cea681[i].extension_tag != EDID_CEA861_EXTENSION_TAG ||
261 cea681[i].revision < 2)
262 continue;
263
264 if (EDID_CEA861_SUPPORTS_BASIC_AUDIO(cea681[i]))
Hans de Goedea0b1b732014-12-21 14:37:45 +0100265 sunxi_display.monitor = sunxi_monitor_hdmi;
Hans de Goede1ff6cc42014-12-20 14:31:45 +0100266 }
267
Hans de Goedea5aa95f2014-12-19 16:05:12 +0100268 return 0;
269}
270
Hans de Goedee9544592014-12-23 23:04:35 +0100271#endif /* CONFIG_VIDEO_HDMI */
272
Luc Verhaegenb01df1e2014-08-13 07:55:06 +0200273/*
274 * This is the entity that mixes and matches the different layers and inputs.
275 * Allwinner calls it the back-end, but i like composer better.
276 */
277static void sunxi_composer_init(void)
278{
279 struct sunxi_ccm_reg * const ccm =
280 (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
281 struct sunxi_de_be_reg * const de_be =
282 (struct sunxi_de_be_reg *)SUNXI_DE_BE0_BASE;
283 int i;
284
Hans de Goedee9544592014-12-23 23:04:35 +0100285#if defined CONFIG_MACH_SUN6I || defined CONFIG_MACH_SUN8I
Hans de Goedef651e0a2014-11-14 17:42:14 +0100286 /* Reset off */
287 setbits_le32(&ccm->ahb_reset1_cfg, 1 << AHB_RESET_OFFSET_DE_BE0);
288#endif
289
Luc Verhaegenb01df1e2014-08-13 07:55:06 +0200290 /* Clocks on */
291 setbits_le32(&ccm->ahb_gate1, 1 << AHB_GATE_OFFSET_DE_BE0);
292 setbits_le32(&ccm->dram_clk_gate, 1 << CCM_DRAM_GATE_OFFSET_DE_BE0);
293 clock_set_de_mod_clock(&ccm->be0_clk_cfg, 300000000);
294
295 /* Engine bug, clear registers after reset */
296 for (i = 0x0800; i < 0x1000; i += 4)
297 writel(0, SUNXI_DE_BE0_BASE + i);
298
299 setbits_le32(&de_be->mode, SUNXI_DE_BE_MODE_ENABLE);
300}
301
Hans de Goedeccb0ed52014-12-19 13:46:33 +0100302static void sunxi_composer_mode_set(const struct ctfb_res_modes *mode,
Luc Verhaegenb01df1e2014-08-13 07:55:06 +0200303 unsigned int address)
304{
305 struct sunxi_de_be_reg * const de_be =
306 (struct sunxi_de_be_reg *)SUNXI_DE_BE0_BASE;
307
308 writel(SUNXI_DE_BE_HEIGHT(mode->yres) | SUNXI_DE_BE_WIDTH(mode->xres),
309 &de_be->disp_size);
310 writel(SUNXI_DE_BE_HEIGHT(mode->yres) | SUNXI_DE_BE_WIDTH(mode->xres),
311 &de_be->layer0_size);
312 writel(SUNXI_DE_BE_LAYER_STRIDE(mode->xres), &de_be->layer0_stride);
313 writel(address << 3, &de_be->layer0_addr_low32b);
314 writel(address >> 29, &de_be->layer0_addr_high4b);
315 writel(SUNXI_DE_BE_LAYER_ATTR1_FMT_XRGB8888, &de_be->layer0_attr1_ctrl);
316
317 setbits_le32(&de_be->mode, SUNXI_DE_BE_MODE_LAYER0_ENABLE);
318}
319
Hans de Goede4125f922014-12-21 14:49:34 +0100320static void sunxi_composer_enable(void)
321{
322 struct sunxi_de_be_reg * const de_be =
323 (struct sunxi_de_be_reg *)SUNXI_DE_BE0_BASE;
324
325 setbits_le32(&de_be->reg_ctrl, SUNXI_DE_BE_REG_CTRL_LOAD_REGS);
326 setbits_le32(&de_be->mode, SUNXI_DE_BE_MODE_START);
327}
328
Luc Verhaegenb01df1e2014-08-13 07:55:06 +0200329/*
330 * LCDC, what allwinner calls a CRTC, so timing controller and serializer.
331 */
Hans de Goedec5a3b4b2014-12-21 16:27:45 +0100332static void sunxi_lcdc_pll_set(int tcon, int dotclock,
333 int *clk_div, int *clk_double)
Luc Verhaegenb01df1e2014-08-13 07:55:06 +0200334{
335 struct sunxi_ccm_reg * const ccm =
336 (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
Hans de Goedec5a3b4b2014-12-21 16:27:45 +0100337 int value, n, m, min_m, max_m, diff;
Luc Verhaegenb01df1e2014-08-13 07:55:06 +0200338 int best_n = 0, best_m = 0, best_diff = 0x0FFFFFFF;
339 int best_double = 0;
340
Hans de Goedec5a3b4b2014-12-21 16:27:45 +0100341 if (tcon == 0) {
342 min_m = 6;
343 max_m = 127;
344 } else {
345 min_m = 1;
346 max_m = 15;
347 }
348
Luc Verhaegenb01df1e2014-08-13 07:55:06 +0200349 /*
350 * Find the lowest divider resulting in a matching clock, if there
351 * is no match, pick the closest lower clock, as monitors tend to
352 * not sync to higher frequencies.
353 */
Hans de Goedec5a3b4b2014-12-21 16:27:45 +0100354 for (m = min_m; m <= max_m; m++) {
Luc Verhaegenb01df1e2014-08-13 07:55:06 +0200355 n = (m * dotclock) / 3000;
356
357 if ((n >= 9) && (n <= 127)) {
358 value = (3000 * n) / m;
359 diff = dotclock - value;
360 if (diff < best_diff) {
361 best_diff = diff;
362 best_m = m;
363 best_n = n;
364 best_double = 0;
365 }
366 }
367
368 /* These are just duplicates */
369 if (!(m & 1))
370 continue;
371
372 n = (m * dotclock) / 6000;
373 if ((n >= 9) && (n <= 127)) {
374 value = (6000 * n) / m;
375 diff = dotclock - value;
376 if (diff < best_diff) {
377 best_diff = diff;
378 best_m = m;
379 best_n = n;
380 best_double = 1;
381 }
382 }
383 }
384
385 debug("dotclock: %dkHz = %dkHz: (%d * 3MHz * %d) / %d\n",
386 dotclock, (best_double + 1) * 3000 * best_n / best_m,
387 best_double + 1, best_n, best_m);
388
389 clock_set_pll3(best_n * 3000000);
390
Hans de Goedec5a3b4b2014-12-21 16:27:45 +0100391 if (tcon == 0) {
392 writel(CCM_LCD_CH0_CTRL_GATE | CCM_LCD_CH0_CTRL_RST |
393 (best_double ? CCM_LCD_CH0_CTRL_PLL3_2X :
394 CCM_LCD_CH0_CTRL_PLL3),
395 &ccm->lcd0_ch0_clk_cfg);
396 } else {
397 writel(CCM_LCD_CH1_CTRL_GATE |
398 (best_double ? CCM_LCD_CH1_CTRL_PLL3_2X :
399 CCM_LCD_CH1_CTRL_PLL3) |
400 CCM_LCD_CH1_CTRL_M(best_m), &ccm->lcd0_ch1_clk_cfg);
401 }
Luc Verhaegenb01df1e2014-08-13 07:55:06 +0200402
403 *clk_div = best_m;
404 *clk_double = best_double;
405}
406
407static void sunxi_lcdc_init(void)
408{
409 struct sunxi_ccm_reg * const ccm =
410 (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
411 struct sunxi_lcdc_reg * const lcdc =
412 (struct sunxi_lcdc_reg *)SUNXI_LCD0_BASE;
413
414 /* Reset off */
Hans de Goedee9544592014-12-23 23:04:35 +0100415#if defined CONFIG_MACH_SUN6I || defined CONFIG_MACH_SUN8I
Hans de Goedef651e0a2014-11-14 17:42:14 +0100416 setbits_le32(&ccm->ahb_reset1_cfg, 1 << AHB_RESET_OFFSET_LCD0);
417#else
Luc Verhaegenb01df1e2014-08-13 07:55:06 +0200418 setbits_le32(&ccm->lcd0_ch0_clk_cfg, CCM_LCD_CH0_CTRL_RST);
Hans de Goedef651e0a2014-11-14 17:42:14 +0100419#endif
Luc Verhaegenb01df1e2014-08-13 07:55:06 +0200420
421 /* Clock on */
422 setbits_le32(&ccm->ahb_gate1, 1 << AHB_GATE_OFFSET_LCD0);
423
424 /* Init lcdc */
425 writel(0, &lcdc->ctrl); /* Disable tcon */
426 writel(0, &lcdc->int0); /* Disable all interrupts */
427
428 /* Disable tcon0 dot clock */
429 clrbits_le32(&lcdc->tcon0_dclk, SUNXI_LCDC_TCON0_DCLK_ENABLE);
430
431 /* Set all io lines to tristate */
432 writel(0xffffffff, &lcdc->tcon0_io_tristate);
433 writel(0xffffffff, &lcdc->tcon1_io_tristate);
434}
435
Hans de Goede4125f922014-12-21 14:49:34 +0100436static void sunxi_lcdc_enable(void)
437{
438 struct sunxi_lcdc_reg * const lcdc =
439 (struct sunxi_lcdc_reg *)SUNXI_LCD0_BASE;
440
441 setbits_le32(&lcdc->ctrl, SUNXI_LCDC_CTRL_TCON_ENABLE);
442}
443
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100444static void sunxi_lcdc_panel_enable(void)
445{
446 int pin;
447
448 /*
449 * Start with backlight disabled to avoid the screen flashing to
450 * white while the lcd inits.
451 */
452 pin = sunxi_name_to_gpio(CONFIG_VIDEO_LCD_BL_EN);
453 if (pin != -1) {
454 gpio_request(pin, "lcd_backlight_enable");
455 gpio_direction_output(pin, 0);
456 }
457
458 pin = sunxi_name_to_gpio(CONFIG_VIDEO_LCD_BL_PWM);
459 if (pin != -1) {
460 gpio_request(pin, "lcd_backlight_pwm");
461 /* backlight pwm is inverted, set to 1 to disable backlight */
462 gpio_direction_output(pin, 1);
463 }
464
465 /* Give the backlight some time to turn off and power up the panel. */
466 mdelay(40);
467 pin = sunxi_name_to_gpio(CONFIG_VIDEO_LCD_POWER);
468 if (pin != -1) {
469 gpio_request(pin, "lcd_power");
470 gpio_direction_output(pin, 1);
471 }
472}
473
474static void sunxi_lcdc_backlight_enable(void)
475{
476 int pin;
477
478 /*
479 * We want to have scanned out at least one frame before enabling the
480 * backlight to avoid the screen flashing to white when we enable it.
481 */
482 mdelay(40);
483
484 pin = sunxi_name_to_gpio(CONFIG_VIDEO_LCD_BL_EN);
485 if (pin != -1)
486 gpio_direction_output(pin, 1);
487
488 pin = sunxi_name_to_gpio(CONFIG_VIDEO_LCD_BL_PWM);
489 if (pin != -1) {
490 /* backlight pwm is inverted, set to 0 to enable backlight */
491 gpio_direction_output(pin, 0);
492 }
493}
494
495static int sunxi_lcdc_get_clk_delay(const struct ctfb_res_modes *mode)
496{
497 int delay;
498
499 delay = mode->lower_margin + mode->vsync_len + mode->upper_margin - 2;
500 return (delay > 30) ? 30 : delay;
501}
502
503static void sunxi_lcdc_tcon0_mode_set(const struct ctfb_res_modes *mode)
504{
505 struct sunxi_lcdc_reg * const lcdc =
506 (struct sunxi_lcdc_reg *)SUNXI_LCD0_BASE;
507 int bp, clk_delay, clk_div, clk_double, pin, total, val;
508
509 for (pin = SUNXI_GPD(0); pin <= SUNXI_GPD(27); pin++)
510 sunxi_gpio_set_cfgpin(pin, SUNXI_GPD0_LCD0);
511
512 sunxi_lcdc_pll_set(0, mode->pixclock_khz, &clk_div, &clk_double);
513
514 /* Use tcon0 */
515 clrsetbits_le32(&lcdc->ctrl, SUNXI_LCDC_CTRL_IO_MAP_MASK,
516 SUNXI_LCDC_CTRL_IO_MAP_TCON0);
517
518 clk_delay = sunxi_lcdc_get_clk_delay(mode);
519 writel(SUNXI_LCDC_TCON0_CTRL_ENABLE |
520 SUNXI_LCDC_TCON0_CTRL_CLK_DELAY(clk_delay), &lcdc->tcon0_ctrl);
521
522 writel(SUNXI_LCDC_TCON0_DCLK_ENABLE |
523 SUNXI_LCDC_TCON0_DCLK_DIV(clk_div), &lcdc->tcon0_dclk);
524
525 writel(SUNXI_LCDC_X(mode->xres) | SUNXI_LCDC_Y(mode->yres),
526 &lcdc->tcon0_timing_active);
527
528 bp = mode->hsync_len + mode->left_margin;
529 total = mode->xres + mode->right_margin + bp;
530 writel(SUNXI_LCDC_TCON0_TIMING_H_TOTAL(total) |
531 SUNXI_LCDC_TCON0_TIMING_H_BP(bp), &lcdc->tcon0_timing_h);
532
533 bp = mode->vsync_len + mode->upper_margin;
534 total = mode->yres + mode->lower_margin + bp;
535 writel(SUNXI_LCDC_TCON0_TIMING_V_TOTAL(total) |
536 SUNXI_LCDC_TCON0_TIMING_V_BP(bp), &lcdc->tcon0_timing_v);
537
538 writel(SUNXI_LCDC_X(mode->hsync_len) | SUNXI_LCDC_Y(mode->vsync_len),
539 &lcdc->tcon0_timing_sync);
540
541 /* We only support hv-sync parallel lcd-s for now */
542 writel(0, &lcdc->tcon0_hv_intf);
543 writel(0, &lcdc->tcon0_cpu_intf);
544
545 if (sunxi_display.depth == 18 || sunxi_display.depth == 16) {
546 writel(SUNXI_LCDC_TCON0_FRM_SEED, &lcdc->tcon0_frm_seed[0]);
547 writel(SUNXI_LCDC_TCON0_FRM_SEED, &lcdc->tcon0_frm_seed[1]);
548 writel(SUNXI_LCDC_TCON0_FRM_SEED, &lcdc->tcon0_frm_seed[2]);
549 writel(SUNXI_LCDC_TCON0_FRM_SEED, &lcdc->tcon0_frm_seed[3]);
550 writel(SUNXI_LCDC_TCON0_FRM_SEED, &lcdc->tcon0_frm_seed[4]);
551 writel(SUNXI_LCDC_TCON0_FRM_SEED, &lcdc->tcon0_frm_seed[5]);
552 writel(SUNXI_LCDC_TCON0_FRM_TAB0, &lcdc->tcon0_frm_table[0]);
553 writel(SUNXI_LCDC_TCON0_FRM_TAB1, &lcdc->tcon0_frm_table[1]);
554 writel(SUNXI_LCDC_TCON0_FRM_TAB2, &lcdc->tcon0_frm_table[2]);
555 writel(SUNXI_LCDC_TCON0_FRM_TAB3, &lcdc->tcon0_frm_table[3]);
556 writel(((sunxi_display.depth == 18) ?
557 SUNXI_LCDC_TCON0_FRM_CTRL_RGB666 :
558 SUNXI_LCDC_TCON0_FRM_CTRL_RGB565),
559 &lcdc->tcon0_frm_ctrl);
560 }
561
562 val = 0;
563 if (!(mode->sync & FB_SYNC_HOR_HIGH_ACT))
564 val |= SUNXI_LCDC_TCON_HSYNC_MASK;
565 if (!(mode->sync & FB_SYNC_VERT_HIGH_ACT))
566 val |= SUNXI_LCDC_TCON_VSYNC_MASK;
567 writel(val, &lcdc->tcon0_io_polarity);
568
569 writel(0, &lcdc->tcon0_io_tristate);
570}
571
Hans de Goedee9544592014-12-23 23:04:35 +0100572#ifdef CONFIG_VIDEO_HDMI
573
Hans de Goede4125f922014-12-21 14:49:34 +0100574static void sunxi_lcdc_tcon1_mode_set(const struct ctfb_res_modes *mode,
Hans de Goedec3d15042014-12-27 15:19:23 +0100575 int *clk_div, int *clk_double,
576 bool use_portd_hvsync)
Luc Verhaegenb01df1e2014-08-13 07:55:06 +0200577{
578 struct sunxi_lcdc_reg * const lcdc =
579 (struct sunxi_lcdc_reg *)SUNXI_LCD0_BASE;
Hans de Goedec3d15042014-12-27 15:19:23 +0100580 int bp, clk_delay, total, val;
Luc Verhaegenb01df1e2014-08-13 07:55:06 +0200581
582 /* Use tcon1 */
583 clrsetbits_le32(&lcdc->ctrl, SUNXI_LCDC_CTRL_IO_MAP_MASK,
584 SUNXI_LCDC_CTRL_IO_MAP_TCON1);
585
Hans de Goedeac5d43d2014-12-24 19:50:11 +0100586 clk_delay = sunxi_lcdc_get_clk_delay(mode);
Luc Verhaegenb01df1e2014-08-13 07:55:06 +0200587 writel(SUNXI_LCDC_TCON1_CTRL_ENABLE |
Hans de Goedeac5d43d2014-12-24 19:50:11 +0100588 SUNXI_LCDC_TCON1_CTRL_CLK_DELAY(clk_delay), &lcdc->tcon1_ctrl);
Luc Verhaegenb01df1e2014-08-13 07:55:06 +0200589
590 writel(SUNXI_LCDC_X(mode->xres) | SUNXI_LCDC_Y(mode->yres),
591 &lcdc->tcon1_timing_source);
592 writel(SUNXI_LCDC_X(mode->xres) | SUNXI_LCDC_Y(mode->yres),
593 &lcdc->tcon1_timing_scale);
594 writel(SUNXI_LCDC_X(mode->xres) | SUNXI_LCDC_Y(mode->yres),
595 &lcdc->tcon1_timing_out);
596
597 bp = mode->hsync_len + mode->left_margin;
598 total = mode->xres + mode->right_margin + bp;
599 writel(SUNXI_LCDC_TCON1_TIMING_H_TOTAL(total) |
600 SUNXI_LCDC_TCON1_TIMING_H_BP(bp), &lcdc->tcon1_timing_h);
601
602 bp = mode->vsync_len + mode->upper_margin;
603 total = mode->yres + mode->lower_margin + bp;
604 writel(SUNXI_LCDC_TCON1_TIMING_V_TOTAL(total) |
605 SUNXI_LCDC_TCON1_TIMING_V_BP(bp), &lcdc->tcon1_timing_v);
606
607 writel(SUNXI_LCDC_X(mode->hsync_len) | SUNXI_LCDC_Y(mode->vsync_len),
608 &lcdc->tcon1_timing_sync);
609
Hans de Goedec3d15042014-12-27 15:19:23 +0100610 if (use_portd_hvsync) {
611 sunxi_gpio_set_cfgpin(SUNXI_GPD(26), SUNXI_GPD0_LCD0);
612 sunxi_gpio_set_cfgpin(SUNXI_GPD(27), SUNXI_GPD0_LCD0);
613
614 val = 0;
615 if (mode->sync & FB_SYNC_HOR_HIGH_ACT)
616 val |= SUNXI_LCDC_TCON_HSYNC_MASK;
617 if (mode->sync & FB_SYNC_VERT_HIGH_ACT)
618 val |= SUNXI_LCDC_TCON_VSYNC_MASK;
619 writel(val, &lcdc->tcon1_io_polarity);
620
621 clrbits_le32(&lcdc->tcon1_io_tristate,
622 SUNXI_LCDC_TCON_VSYNC_MASK |
623 SUNXI_LCDC_TCON_HSYNC_MASK);
624 }
Hans de Goedec5a3b4b2014-12-21 16:27:45 +0100625 sunxi_lcdc_pll_set(1, mode->pixclock_khz, clk_div, clk_double);
Luc Verhaegenb01df1e2014-08-13 07:55:06 +0200626}
Hans de Goedef651e0a2014-11-14 17:42:14 +0100627
Hans de Goedea2017e82014-12-20 13:38:06 +0100628static void sunxi_hdmi_setup_info_frames(const struct ctfb_res_modes *mode)
629{
630 struct sunxi_hdmi_reg * const hdmi =
631 (struct sunxi_hdmi_reg *)SUNXI_HDMI_BASE;
632 u8 checksum = 0;
633 u8 avi_info_frame[17] = {
634 0x82, 0x02, 0x0d, 0x00, 0x12, 0x00, 0x88, 0x00,
635 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
636 0x00
637 };
638 u8 vendor_info_frame[19] = {
639 0x81, 0x01, 0x06, 0x29, 0x03, 0x0c, 0x00, 0x40,
640 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
641 0x00, 0x00, 0x00
642 };
643 int i;
644
645 if (mode->pixclock_khz <= 27000)
646 avi_info_frame[5] = 0x40; /* SD-modes, ITU601 colorspace */
647 else
648 avi_info_frame[5] = 0x80; /* HD-modes, ITU709 colorspace */
649
650 if (mode->xres * 100 / mode->yres < 156)
651 avi_info_frame[5] |= 0x18; /* 4 : 3 */
652 else
653 avi_info_frame[5] |= 0x28; /* 16 : 9 */
654
655 for (i = 0; i < ARRAY_SIZE(avi_info_frame); i++)
656 checksum += avi_info_frame[i];
657
658 avi_info_frame[3] = 0x100 - checksum;
659
660 for (i = 0; i < ARRAY_SIZE(avi_info_frame); i++)
661 writeb(avi_info_frame[i], &hdmi->avi_info_frame[i]);
662
663 writel(SUNXI_HDMI_QCP_PACKET0, &hdmi->qcp_packet0);
664 writel(SUNXI_HDMI_QCP_PACKET1, &hdmi->qcp_packet1);
665
666 for (i = 0; i < ARRAY_SIZE(vendor_info_frame); i++)
667 writeb(vendor_info_frame[i], &hdmi->vendor_info_frame[i]);
668
669 writel(SUNXI_HDMI_PKT_CTRL0, &hdmi->pkt_ctrl0);
670 writel(SUNXI_HDMI_PKT_CTRL1, &hdmi->pkt_ctrl1);
671
672 setbits_le32(&hdmi->video_ctrl, SUNXI_HDMI_VIDEO_CTRL_HDMI);
673}
674
Hans de Goedeccb0ed52014-12-19 13:46:33 +0100675static void sunxi_hdmi_mode_set(const struct ctfb_res_modes *mode,
Hans de Goedea0b1b732014-12-21 14:37:45 +0100676 int clk_div, int clk_double)
Luc Verhaegenb01df1e2014-08-13 07:55:06 +0200677{
678 struct sunxi_hdmi_reg * const hdmi =
679 (struct sunxi_hdmi_reg *)SUNXI_HDMI_BASE;
680 int x, y;
681
682 /* Write clear interrupt status bits */
683 writel(SUNXI_HDMI_IRQ_STATUS_BITS, &hdmi->irq);
684
Hans de Goedea0b1b732014-12-21 14:37:45 +0100685 if (sunxi_display.monitor == sunxi_monitor_hdmi)
Hans de Goedea2017e82014-12-20 13:38:06 +0100686 sunxi_hdmi_setup_info_frames(mode);
687
Hans de Goede95576692014-12-20 13:51:16 +0100688 /* Set input sync enable */
689 writel(SUNXI_HDMI_UNKNOWN_INPUT_SYNC, &hdmi->unknown);
690
Luc Verhaegenb01df1e2014-08-13 07:55:06 +0200691 /* Init various registers, select pll3 as clock source */
692 writel(SUNXI_HDMI_VIDEO_POL_TX_CLK, &hdmi->video_polarity);
693 writel(SUNXI_HDMI_PAD_CTRL0_RUN, &hdmi->pad_ctrl0);
694 writel(SUNXI_HDMI_PAD_CTRL1, &hdmi->pad_ctrl1);
695 writel(SUNXI_HDMI_PLL_CTRL, &hdmi->pll_ctrl);
696 writel(SUNXI_HDMI_PLL_DBG0_PLL3, &hdmi->pll_dbg0);
697
698 /* Setup clk div and doubler */
699 clrsetbits_le32(&hdmi->pll_ctrl, SUNXI_HDMI_PLL_CTRL_DIV_MASK,
700 SUNXI_HDMI_PLL_CTRL_DIV(clk_div));
701 if (!clk_double)
702 setbits_le32(&hdmi->pad_ctrl1, SUNXI_HDMI_PAD_CTRL1_HALVE);
703
704 /* Setup timing registers */
705 writel(SUNXI_HDMI_Y(mode->yres) | SUNXI_HDMI_X(mode->xres),
706 &hdmi->video_size);
707
708 x = mode->hsync_len + mode->left_margin;
709 y = mode->vsync_len + mode->upper_margin;
710 writel(SUNXI_HDMI_Y(y) | SUNXI_HDMI_X(x), &hdmi->video_bp);
711
712 x = mode->right_margin;
713 y = mode->lower_margin;
714 writel(SUNXI_HDMI_Y(y) | SUNXI_HDMI_X(x), &hdmi->video_fp);
715
716 x = mode->hsync_len;
717 y = mode->vsync_len;
718 writel(SUNXI_HDMI_Y(y) | SUNXI_HDMI_X(x), &hdmi->video_spw);
719
720 if (mode->sync & FB_SYNC_HOR_HIGH_ACT)
721 setbits_le32(&hdmi->video_polarity, SUNXI_HDMI_VIDEO_POL_HOR);
722
723 if (mode->sync & FB_SYNC_VERT_HIGH_ACT)
724 setbits_le32(&hdmi->video_polarity, SUNXI_HDMI_VIDEO_POL_VER);
725}
726
Hans de Goede4125f922014-12-21 14:49:34 +0100727static void sunxi_hdmi_enable(void)
728{
729 struct sunxi_hdmi_reg * const hdmi =
730 (struct sunxi_hdmi_reg *)SUNXI_HDMI_BASE;
731
732 udelay(100);
733 setbits_le32(&hdmi->video_ctrl, SUNXI_HDMI_VIDEO_CTRL_ENABLE);
734}
735
Hans de Goedee9544592014-12-23 23:04:35 +0100736#endif /* CONFIG_VIDEO_HDMI */
737
Hans de Goede115e4b42014-12-23 18:39:52 +0100738static void sunxi_drc_init(void)
739{
Hans de Goedee9544592014-12-23 23:04:35 +0100740#if defined CONFIG_MACH_SUN6I || defined CONFIG_MACH_SUN8I
Hans de Goede115e4b42014-12-23 18:39:52 +0100741 struct sunxi_ccm_reg * const ccm =
742 (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
743
744 /* On sun6i the drc must be clocked even when in pass-through mode */
745 setbits_le32(&ccm->ahb_reset1_cfg, 1 << AHB_RESET_OFFSET_DRC0);
746 clock_set_de_mod_clock(&ccm->iep_drc0_clk_cfg, 300000000);
747#endif
748}
749
Luc Verhaegenb01df1e2014-08-13 07:55:06 +0200750static void sunxi_engines_init(void)
751{
752 sunxi_composer_init();
753 sunxi_lcdc_init();
Hans de Goedef651e0a2014-11-14 17:42:14 +0100754 sunxi_drc_init();
Luc Verhaegenb01df1e2014-08-13 07:55:06 +0200755}
756
Hans de Goedea0b1b732014-12-21 14:37:45 +0100757static void sunxi_mode_set(const struct ctfb_res_modes *mode,
Hans de Goedea2017e82014-12-20 13:38:06 +0100758 unsigned int address)
Luc Verhaegenb01df1e2014-08-13 07:55:06 +0200759{
Hans de Goede4125f922014-12-21 14:49:34 +0100760 switch (sunxi_display.monitor) {
761 case sunxi_monitor_none:
762 break;
763 case sunxi_monitor_dvi:
764 case sunxi_monitor_hdmi: {
Hans de Goedee9544592014-12-23 23:04:35 +0100765#ifdef CONFIG_VIDEO_HDMI
Hans de Goede4125f922014-12-21 14:49:34 +0100766 int clk_div, clk_double;
767 sunxi_composer_mode_set(mode, address);
Hans de Goedec3d15042014-12-27 15:19:23 +0100768 sunxi_lcdc_tcon1_mode_set(mode, &clk_div, &clk_double, 0);
Hans de Goede4125f922014-12-21 14:49:34 +0100769 sunxi_hdmi_mode_set(mode, clk_div, clk_double);
770 sunxi_composer_enable();
771 sunxi_lcdc_enable();
772 sunxi_hdmi_enable();
Hans de Goedee9544592014-12-23 23:04:35 +0100773#endif
Hans de Goede4125f922014-12-21 14:49:34 +0100774 }
775 break;
776 case sunxi_monitor_lcd:
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100777 sunxi_lcdc_panel_enable();
778 sunxi_composer_mode_set(mode, address);
779 sunxi_lcdc_tcon0_mode_set(mode);
780 sunxi_composer_enable();
781 sunxi_lcdc_enable();
782 sunxi_lcdc_backlight_enable();
Hans de Goede4125f922014-12-21 14:49:34 +0100783 break;
784 case sunxi_monitor_vga:
Hans de Goedeac1633c2014-12-24 12:17:07 +0100785#ifdef CONFIG_VIDEO_VGA_VIA_LCD
786 sunxi_composer_mode_set(mode, address);
787 sunxi_lcdc_tcon0_mode_set(mode);
788 sunxi_composer_enable();
789 sunxi_lcdc_enable();
790#endif
Hans de Goede4125f922014-12-21 14:49:34 +0100791 break;
792 }
Luc Verhaegenb01df1e2014-08-13 07:55:06 +0200793}
794
Hans de Goedea0b1b732014-12-21 14:37:45 +0100795static const char *sunxi_get_mon_desc(enum sunxi_monitor monitor)
796{
797 switch (monitor) {
798 case sunxi_monitor_none: return "none";
799 case sunxi_monitor_dvi: return "dvi";
800 case sunxi_monitor_hdmi: return "hdmi";
801 case sunxi_monitor_lcd: return "lcd";
802 case sunxi_monitor_vga: return "vga";
803 }
804 return NULL; /* never reached */
805}
806
Luc Verhaegenb01df1e2014-08-13 07:55:06 +0200807void *video_hw_init(void)
808{
809 static GraphicDevice *graphic_device = &sunxi_display.graphic_device;
Hans de Goede3f21d2a2014-12-19 14:03:40 +0100810 const struct ctfb_res_modes *mode;
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100811 struct ctfb_res_modes custom;
Hans de Goede3f21d2a2014-12-19 14:03:40 +0100812 const char *options;
Hans de Goedee9544592014-12-23 23:04:35 +0100813#ifdef CONFIG_VIDEO_HDMI
814 int ret, hpd, edid;
815#endif
Hans de Goedea0b1b732014-12-21 14:37:45 +0100816 char mon[16];
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100817 char *lcd_mode = CONFIG_VIDEO_LCD_MODE;
Hans de Goedee9544592014-12-23 23:04:35 +0100818 int i;
Luc Verhaegenb01df1e2014-08-13 07:55:06 +0200819
820 memset(&sunxi_display, 0, sizeof(struct sunxi_display));
821
822 printf("Reserved %dkB of RAM for Framebuffer.\n",
823 CONFIG_SUNXI_FB_SIZE >> 10);
824 gd->fb_base = gd->ram_top;
825
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100826 video_get_ctfb_res_modes(RES_MODE_1024x768, 24, &mode,
827 &sunxi_display.depth, &options);
Hans de Goedee9544592014-12-23 23:04:35 +0100828#ifdef CONFIG_VIDEO_HDMI
Hans de Goede695bda42014-12-19 15:13:57 +0100829 hpd = video_get_option_int(options, "hpd", 1);
Hans de Goedea5aa95f2014-12-19 16:05:12 +0100830 edid = video_get_option_int(options, "edid", 1);
Hans de Goedea0b1b732014-12-21 14:37:45 +0100831 sunxi_display.monitor = sunxi_monitor_dvi;
Hans de Goedeac1633c2014-12-24 12:17:07 +0100832#elif defined CONFIG_VIDEO_VGA_VIA_LCD
833 sunxi_display.monitor = sunxi_monitor_vga;
Hans de Goedee9544592014-12-23 23:04:35 +0100834#else
835 sunxi_display.monitor = sunxi_monitor_lcd;
836#endif
Hans de Goedea0b1b732014-12-21 14:37:45 +0100837 video_get_option_string(options, "monitor", mon, sizeof(mon),
838 sunxi_get_mon_desc(sunxi_display.monitor));
839 for (i = 0; i <= SUNXI_MONITOR_LAST; i++) {
840 if (strcmp(mon, sunxi_get_mon_desc(i)) == 0) {
841 sunxi_display.monitor = i;
842 break;
843 }
844 }
845 if (i > SUNXI_MONITOR_LAST)
846 printf("Unknown monitor: '%s', falling back to '%s'\n",
847 mon, sunxi_get_mon_desc(sunxi_display.monitor));
Hans de Goede3f21d2a2014-12-19 14:03:40 +0100848
Hans de Goede4125f922014-12-21 14:49:34 +0100849 switch (sunxi_display.monitor) {
850 case sunxi_monitor_none:
Luc Verhaegenb01df1e2014-08-13 07:55:06 +0200851 return NULL;
Hans de Goede4125f922014-12-21 14:49:34 +0100852 case sunxi_monitor_dvi:
853 case sunxi_monitor_hdmi:
Hans de Goedee9544592014-12-23 23:04:35 +0100854#ifndef CONFIG_VIDEO_HDMI
855 printf("HDMI/DVI not supported on this board\n");
Hans de Goede83243c42014-12-24 19:47:14 +0100856 sunxi_display.monitor = sunxi_monitor_none;
Hans de Goedee9544592014-12-23 23:04:35 +0100857 return NULL;
858#else
Hans de Goede4125f922014-12-21 14:49:34 +0100859 /* Always call hdp_detect, as it also enables clocks, etc. */
860 ret = sunxi_hdmi_hpd_detect();
861 if (ret) {
862 printf("HDMI connected: ");
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100863 if (edid && sunxi_hdmi_edid_get_mode(&custom) == 0)
864 mode = &custom;
Hans de Goede4125f922014-12-21 14:49:34 +0100865 break;
866 }
867 if (!hpd)
868 break; /* User has requested to ignore hpd */
Luc Verhaegenb01df1e2014-08-13 07:55:06 +0200869
Hans de Goede4125f922014-12-21 14:49:34 +0100870 sunxi_hdmi_shutdown();
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100871
Hans de Goede83243c42014-12-24 19:47:14 +0100872 if (lcd_mode[0] == 0) {
873 sunxi_display.monitor = sunxi_monitor_none;
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100874 return NULL; /* No LCD, bail */
Hans de Goede83243c42014-12-24 19:47:14 +0100875 }
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100876
877 /* Fall back / through to LCD */
878 sunxi_display.monitor = sunxi_monitor_lcd;
Hans de Goedee9544592014-12-23 23:04:35 +0100879#endif
Hans de Goede4125f922014-12-21 14:49:34 +0100880 case sunxi_monitor_lcd:
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100881 if (lcd_mode[0]) {
882 sunxi_display.depth = video_get_params(&custom, lcd_mode);
883 mode = &custom;
884 break;
885 }
Hans de Goede4125f922014-12-21 14:49:34 +0100886 printf("LCD not supported on this board\n");
Hans de Goede83243c42014-12-24 19:47:14 +0100887 sunxi_display.monitor = sunxi_monitor_none;
Hans de Goede4125f922014-12-21 14:49:34 +0100888 return NULL;
889 case sunxi_monitor_vga:
Hans de Goedeac1633c2014-12-24 12:17:07 +0100890#ifdef CONFIG_VIDEO_VGA_VIA_LCD
891 sunxi_display.depth = 18;
892 break;
893#else
Hans de Goede4125f922014-12-21 14:49:34 +0100894 printf("VGA not supported on this board\n");
Hans de Goede83243c42014-12-24 19:47:14 +0100895 sunxi_display.monitor = sunxi_monitor_none;
Hans de Goede4125f922014-12-21 14:49:34 +0100896 return NULL;
Hans de Goedeac1633c2014-12-24 12:17:07 +0100897#endif
Hans de Goedea5aa95f2014-12-19 16:05:12 +0100898 }
899
Hans de Goede3f21d2a2014-12-19 14:03:40 +0100900 if (mode->vmode != FB_VMODE_NONINTERLACED) {
901 printf("Only non-interlaced modes supported, falling back to 1024x768\n");
902 mode = &res_mode_init[RES_MODE_1024x768];
903 } else {
Hans de Goedea0b1b732014-12-21 14:37:45 +0100904 printf("Setting up a %dx%d %s console\n", mode->xres,
905 mode->yres, sunxi_get_mon_desc(sunxi_display.monitor));
Hans de Goede3f21d2a2014-12-19 14:03:40 +0100906 }
907
Luc Verhaegenb01df1e2014-08-13 07:55:06 +0200908 sunxi_engines_init();
Hans de Goedea0b1b732014-12-21 14:37:45 +0100909 sunxi_mode_set(mode, gd->fb_base - CONFIG_SYS_SDRAM_BASE);
Luc Verhaegenb01df1e2014-08-13 07:55:06 +0200910
911 /*
912 * These are the only members of this structure that are used. All the
913 * others are driver specific. There is nothing to decribe pitch or
914 * stride, but we are lucky with our hw.
915 */
916 graphic_device->frameAdrs = gd->fb_base;
917 graphic_device->gdfIndex = GDF_32BIT_X888RGB;
918 graphic_device->gdfBytesPP = 4;
Hans de Goedeccb0ed52014-12-19 13:46:33 +0100919 graphic_device->winSizeX = mode->xres;
920 graphic_device->winSizeY = mode->yres;
Luc Verhaegenb01df1e2014-08-13 07:55:06 +0200921
922 return graphic_device;
923}
Luc Verhaegen4869a8c2014-08-13 07:55:07 +0200924
925/*
926 * Simplefb support.
927 */
928#if defined(CONFIG_OF_BOARD_SETUP) && defined(CONFIG_VIDEO_DT_SIMPLEFB)
929int sunxi_simplefb_setup(void *blob)
930{
931 static GraphicDevice *graphic_device = &sunxi_display.graphic_device;
932 int offset, ret;
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100933 const char *pipeline = NULL;
Luc Verhaegen4869a8c2014-08-13 07:55:07 +0200934
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100935 switch (sunxi_display.monitor) {
936 case sunxi_monitor_none:
937 return 0;
938 case sunxi_monitor_dvi:
939 case sunxi_monitor_hdmi:
940 pipeline = "de_be0-lcd0-hdmi";
941 break;
942 case sunxi_monitor_lcd:
943 pipeline = "de_be0-lcd0";
944 break;
945 case sunxi_monitor_vga:
Hans de Goedeac1633c2014-12-24 12:17:07 +0100946 pipeline = "de_be0-lcd0";
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100947 break;
948 }
Luc Verhaegen4869a8c2014-08-13 07:55:07 +0200949
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100950 /* Find a prefilled simpefb node, matching out pipeline config */
Luc Verhaegen4869a8c2014-08-13 07:55:07 +0200951 offset = fdt_node_offset_by_compatible(blob, -1,
952 "allwinner,simple-framebuffer");
953 while (offset >= 0) {
954 ret = fdt_find_string(blob, offset, "allwinner,pipeline",
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100955 pipeline);
Luc Verhaegen4869a8c2014-08-13 07:55:07 +0200956 if (ret == 0)
957 break;
958 offset = fdt_node_offset_by_compatible(blob, offset,
959 "allwinner,simple-framebuffer");
960 }
961 if (offset < 0) {
962 eprintf("Cannot setup simplefb: node not found\n");
963 return 0; /* Keep older kernels working */
964 }
965
966 ret = fdt_setup_simplefb_node(blob, offset, gd->fb_base,
967 graphic_device->winSizeX, graphic_device->winSizeY,
968 graphic_device->winSizeX * graphic_device->gdfBytesPP,
969 "x8r8g8b8");
970 if (ret)
971 eprintf("Cannot setup simplefb: Error setting properties\n");
972
973 return ret;
974}
975#endif /* CONFIG_OF_BOARD_SETUP && CONFIG_VIDEO_DT_SIMPLEFB */