blob: f3df83ed6c9bb14b205f738a48d55d66029e269a [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Rob Herring73089ad2011-10-24 08:50:20 +00002/*
3 * Copyright 2010-2011 Calxeda, Inc.
Rob Herring73089ad2011-10-24 08:50:20 +00004 */
5
Rob Herring73089ad2011-10-24 08:50:20 +00006#include <ahci.h>
Simon Glass1d91ba72019-11-14 12:57:37 -07007#include <cpu_func.h>
Simon Glass5e6201b2019-08-01 09:46:51 -06008#include <env.h>
Simon Glass2dc9c342020-05-10 11:40:01 -06009#include <fdt_support.h>
Andre Przywara126d9a62021-04-12 01:04:54 +010010#include <fdtdec.h>
Simon Glass97589732020-05-10 11:40:02 -060011#include <init.h>
Simon Glass274e0b02020-05-10 11:39:56 -060012#include <net.h>
Rob Herring73089ad2011-10-24 08:50:20 +000013#include <scsi.h>
Simon Glass3ba929a2020-10-30 21:38:53 -060014#include <asm/global_data.h>
Rob Herring73089ad2011-10-24 08:50:20 +000015
Alexey Brodkin267d8e22014-02-26 17:47:58 +040016#include <linux/sizes.h>
Rob Herring02fe7852012-02-01 16:57:54 +000017#include <asm/io.h>
Rob Herring73089ad2011-10-24 08:50:20 +000018
Rob Herringfd7ec6e2013-06-12 22:24:52 -050019#define HB_AHCI_BASE 0xffe08000
20
Rob Herring37057562015-06-05 00:58:42 +010021#define HB_SCU_A9_PWR_STATUS 0xfff10008
Rob Herringf9904ce2012-02-01 16:57:55 +000022#define HB_SREG_A9_PWR_REQ 0xfff3cf00
Rob Herring06d00742012-02-01 16:57:57 +000023#define HB_SREG_A9_BOOT_SRC_STAT 0xfff3cf04
Rob Herringfd7ec6e2013-06-12 22:24:52 -050024#define HB_SREG_A9_PWRDOM_STAT 0xfff3cf20
Mark Langsdorf1a707a22015-06-05 00:58:43 +010025#define HB_SREG_A15_PWR_CTRL 0xfff3c200
Rob Herringfd7ec6e2013-06-12 22:24:52 -050026
Rob Herringf9904ce2012-02-01 16:57:55 +000027#define HB_PWR_SUSPEND 0
28#define HB_PWR_SOFT_RESET 1
29#define HB_PWR_HARD_RESET 2
30#define HB_PWR_SHUTDOWN 3
31
Rob Herringfd7ec6e2013-06-12 22:24:52 -050032#define PWRDOM_STAT_SATA 0x80000000
33#define PWRDOM_STAT_PCI 0x40000000
34#define PWRDOM_STAT_EMMC 0x20000000
35
Rob Herring37057562015-06-05 00:58:42 +010036#define HB_SCU_A9_PWR_NORMAL 0
37#define HB_SCU_A9_PWR_DORMANT 2
38#define HB_SCU_A9_PWR_OFF 3
39
Rob Herring73089ad2011-10-24 08:50:20 +000040DECLARE_GLOBAL_DATA_PTR;
41
Mark Langsdorff913ff52015-06-05 00:58:49 +010042void cphy_disable_overrides(void);
43
Rob Herring73089ad2011-10-24 08:50:20 +000044/*
45 * Miscellaneous platform dependent initialisations
46 */
47int board_init(void)
48{
49 icache_enable();
50
51 return 0;
52}
53
Ian Campbell5af74b62014-03-07 01:20:57 +000054#ifdef CONFIG_MISC_INIT_R
55int misc_init_r(void)
56{
57 char envbuffer[16];
58 u32 boot_choice;
Rob Herring06d00742012-02-01 16:57:57 +000059
60 boot_choice = readl(HB_SREG_A9_BOOT_SRC_STAT) & 0xff;
61 sprintf(envbuffer, "bootcmd%d", boot_choice);
Simon Glass64b723f2017-08-03 12:22:12 -060062 if (env_get(envbuffer)) {
Rob Herring06d00742012-02-01 16:57:57 +000063 sprintf(envbuffer, "run bootcmd%d", boot_choice);
Simon Glass6a38e412017-08-03 12:22:09 -060064 env_set("bootcmd", envbuffer);
Rob Herring06d00742012-02-01 16:57:57 +000065 } else
Simon Glass6a38e412017-08-03 12:22:09 -060066 env_set("bootcmd", "");
Rob Herring06d00742012-02-01 16:57:57 +000067
Rob Herring73089ad2011-10-24 08:50:20 +000068 return 0;
69}
Rob Herring13b17c32013-06-12 22:24:53 -050070#endif
Rob Herring73089ad2011-10-24 08:50:20 +000071
72int dram_init(void)
73{
Andre Przywara126d9a62021-04-12 01:04:54 +010074 return fdtdec_setup_mem_size_base();
75}
76
77int dram_init_banksize(void)
78{
79 return fdtdec_setup_memory_banksize();
Rob Herring73089ad2011-10-24 08:50:20 +000080}
81
Rob Herringfd7ec6e2013-06-12 22:24:52 -050082#if defined(CONFIG_OF_BOARD_SETUP)
Masahiro Yamadaf7ed78b2020-06-26 15:13:33 +090083int ft_board_setup(void *fdt, struct bd_info *bd)
Rob Herringfd7ec6e2013-06-12 22:24:52 -050084{
85 static const char disabled[] = "disabled";
86 u32 reg = readl(HB_SREG_A9_PWRDOM_STAT);
87
88 if (!(reg & PWRDOM_STAT_SATA))
89 do_fixup_by_compat(fdt, "calxeda,hb-ahci", "status",
90 disabled, sizeof(disabled), 1);
91
92 if (!(reg & PWRDOM_STAT_EMMC))
93 do_fixup_by_compat(fdt, "calxeda,hb-sdhci", "status",
94 disabled, sizeof(disabled), 1);
Simon Glass2aec3cc2014-10-23 18:58:47 -060095
96 return 0;
Rob Herringfd7ec6e2013-06-12 22:24:52 -050097}
98#endif
99
Ilias Apalodimasab5348a2021-10-26 09:12:33 +0300100void *board_fdt_blob_setup(int *err)
Andre Przywara8d1069f2021-04-12 01:04:51 +0100101{
Ilias Apalodimasab5348a2021-10-26 09:12:33 +0300102 *err = 0;
Andre Przywara8d1069f2021-04-12 01:04:51 +0100103 /*
104 * The ECME management processor loads the DTB from NOR flash
105 * into DRAM (at 4KB), where it gets patched to contain the
106 * detected memory size.
107 */
108 return (void *)0x1000;
109}
110
Mark Langsdorf1a707a22015-06-05 00:58:43 +0100111static int is_highbank(void)
112{
113 uint32_t midr;
114
115 asm volatile ("mrc p15, 0, %0, c0, c0, 0\n" : "=r"(midr));
116
117 return (midr & 0xfff0) == 0xc090;
118}
119
Harald Seiler6f14d5f2020-12-15 16:47:52 +0100120void reset_cpu(void)
Rob Herring73089ad2011-10-24 08:50:20 +0000121{
Rob Herringf9904ce2012-02-01 16:57:55 +0000122 writel(HB_PWR_HARD_RESET, HB_SREG_A9_PWR_REQ);
Mark Langsdorf1a707a22015-06-05 00:58:43 +0100123 if (is_highbank())
124 writeb(HB_SCU_A9_PWR_OFF, HB_SCU_A9_PWR_STATUS);
125 else
126 writel(0x1, HB_SREG_A15_PWR_CTRL);
Rob Herring35139602012-12-02 17:06:22 +0000127
128 wfi();
Rob Herring73089ad2011-10-24 08:50:20 +0000129}
Mark Langsdorff913ff52015-06-05 00:58:49 +0100130
131/*
132 * turn off the override before transferring control to Linux, since Linux
133 * may not support spread spectrum.
134 */
135void arch_preboot_os(void)
136{
137 cphy_disable_overrides();
138}