Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
Rob Herring | 73089ad | 2011-10-24 08:50:20 +0000 | [diff] [blame] | 2 | /* |
| 3 | * Copyright 2010-2011 Calxeda, Inc. |
Rob Herring | 73089ad | 2011-10-24 08:50:20 +0000 | [diff] [blame] | 4 | */ |
| 5 | |
Rob Herring | 73089ad | 2011-10-24 08:50:20 +0000 | [diff] [blame] | 6 | #include <ahci.h> |
Simon Glass | 1d91ba7 | 2019-11-14 12:57:37 -0700 | [diff] [blame] | 7 | #include <cpu_func.h> |
Simon Glass | 5e6201b | 2019-08-01 09:46:51 -0600 | [diff] [blame] | 8 | #include <env.h> |
Simon Glass | 2dc9c34 | 2020-05-10 11:40:01 -0600 | [diff] [blame] | 9 | #include <fdt_support.h> |
Andre Przywara | 126d9a6 | 2021-04-12 01:04:54 +0100 | [diff] [blame] | 10 | #include <fdtdec.h> |
Simon Glass | 9758973 | 2020-05-10 11:40:02 -0600 | [diff] [blame] | 11 | #include <init.h> |
Simon Glass | 274e0b0 | 2020-05-10 11:39:56 -0600 | [diff] [blame] | 12 | #include <net.h> |
Rob Herring | 73089ad | 2011-10-24 08:50:20 +0000 | [diff] [blame] | 13 | #include <scsi.h> |
Simon Glass | 3ba929a | 2020-10-30 21:38:53 -0600 | [diff] [blame] | 14 | #include <asm/global_data.h> |
Rob Herring | 73089ad | 2011-10-24 08:50:20 +0000 | [diff] [blame] | 15 | |
Alexey Brodkin | 267d8e2 | 2014-02-26 17:47:58 +0400 | [diff] [blame] | 16 | #include <linux/sizes.h> |
Rob Herring | 02fe785 | 2012-02-01 16:57:54 +0000 | [diff] [blame] | 17 | #include <asm/io.h> |
Rob Herring | 73089ad | 2011-10-24 08:50:20 +0000 | [diff] [blame] | 18 | |
Rob Herring | fd7ec6e | 2013-06-12 22:24:52 -0500 | [diff] [blame] | 19 | #define HB_AHCI_BASE 0xffe08000 |
| 20 | |
Rob Herring | 3705756 | 2015-06-05 00:58:42 +0100 | [diff] [blame] | 21 | #define HB_SCU_A9_PWR_STATUS 0xfff10008 |
Rob Herring | f9904ce | 2012-02-01 16:57:55 +0000 | [diff] [blame] | 22 | #define HB_SREG_A9_PWR_REQ 0xfff3cf00 |
Rob Herring | 06d0074 | 2012-02-01 16:57:57 +0000 | [diff] [blame] | 23 | #define HB_SREG_A9_BOOT_SRC_STAT 0xfff3cf04 |
Rob Herring | fd7ec6e | 2013-06-12 22:24:52 -0500 | [diff] [blame] | 24 | #define HB_SREG_A9_PWRDOM_STAT 0xfff3cf20 |
Mark Langsdorf | 1a707a2 | 2015-06-05 00:58:43 +0100 | [diff] [blame] | 25 | #define HB_SREG_A15_PWR_CTRL 0xfff3c200 |
Rob Herring | fd7ec6e | 2013-06-12 22:24:52 -0500 | [diff] [blame] | 26 | |
Rob Herring | f9904ce | 2012-02-01 16:57:55 +0000 | [diff] [blame] | 27 | #define HB_PWR_SUSPEND 0 |
| 28 | #define HB_PWR_SOFT_RESET 1 |
| 29 | #define HB_PWR_HARD_RESET 2 |
| 30 | #define HB_PWR_SHUTDOWN 3 |
| 31 | |
Rob Herring | fd7ec6e | 2013-06-12 22:24:52 -0500 | [diff] [blame] | 32 | #define PWRDOM_STAT_SATA 0x80000000 |
| 33 | #define PWRDOM_STAT_PCI 0x40000000 |
| 34 | #define PWRDOM_STAT_EMMC 0x20000000 |
| 35 | |
Rob Herring | 3705756 | 2015-06-05 00:58:42 +0100 | [diff] [blame] | 36 | #define HB_SCU_A9_PWR_NORMAL 0 |
| 37 | #define HB_SCU_A9_PWR_DORMANT 2 |
| 38 | #define HB_SCU_A9_PWR_OFF 3 |
| 39 | |
Rob Herring | 73089ad | 2011-10-24 08:50:20 +0000 | [diff] [blame] | 40 | DECLARE_GLOBAL_DATA_PTR; |
| 41 | |
Mark Langsdorf | f913ff5 | 2015-06-05 00:58:49 +0100 | [diff] [blame] | 42 | void cphy_disable_overrides(void); |
| 43 | |
Rob Herring | 73089ad | 2011-10-24 08:50:20 +0000 | [diff] [blame] | 44 | /* |
| 45 | * Miscellaneous platform dependent initialisations |
| 46 | */ |
| 47 | int board_init(void) |
| 48 | { |
| 49 | icache_enable(); |
| 50 | |
| 51 | return 0; |
| 52 | } |
| 53 | |
Ian Campbell | 5af74b6 | 2014-03-07 01:20:57 +0000 | [diff] [blame] | 54 | #ifdef CONFIG_MISC_INIT_R |
| 55 | int misc_init_r(void) |
| 56 | { |
| 57 | char envbuffer[16]; |
| 58 | u32 boot_choice; |
Rob Herring | 06d0074 | 2012-02-01 16:57:57 +0000 | [diff] [blame] | 59 | |
| 60 | boot_choice = readl(HB_SREG_A9_BOOT_SRC_STAT) & 0xff; |
| 61 | sprintf(envbuffer, "bootcmd%d", boot_choice); |
Simon Glass | 64b723f | 2017-08-03 12:22:12 -0600 | [diff] [blame] | 62 | if (env_get(envbuffer)) { |
Rob Herring | 06d0074 | 2012-02-01 16:57:57 +0000 | [diff] [blame] | 63 | sprintf(envbuffer, "run bootcmd%d", boot_choice); |
Simon Glass | 6a38e41 | 2017-08-03 12:22:09 -0600 | [diff] [blame] | 64 | env_set("bootcmd", envbuffer); |
Rob Herring | 06d0074 | 2012-02-01 16:57:57 +0000 | [diff] [blame] | 65 | } else |
Simon Glass | 6a38e41 | 2017-08-03 12:22:09 -0600 | [diff] [blame] | 66 | env_set("bootcmd", ""); |
Rob Herring | 06d0074 | 2012-02-01 16:57:57 +0000 | [diff] [blame] | 67 | |
Rob Herring | 73089ad | 2011-10-24 08:50:20 +0000 | [diff] [blame] | 68 | return 0; |
| 69 | } |
Rob Herring | 13b17c3 | 2013-06-12 22:24:53 -0500 | [diff] [blame] | 70 | #endif |
Rob Herring | 73089ad | 2011-10-24 08:50:20 +0000 | [diff] [blame] | 71 | |
| 72 | int dram_init(void) |
| 73 | { |
Andre Przywara | 126d9a6 | 2021-04-12 01:04:54 +0100 | [diff] [blame] | 74 | return fdtdec_setup_mem_size_base(); |
| 75 | } |
| 76 | |
| 77 | int dram_init_banksize(void) |
| 78 | { |
| 79 | return fdtdec_setup_memory_banksize(); |
Rob Herring | 73089ad | 2011-10-24 08:50:20 +0000 | [diff] [blame] | 80 | } |
| 81 | |
Rob Herring | fd7ec6e | 2013-06-12 22:24:52 -0500 | [diff] [blame] | 82 | #if defined(CONFIG_OF_BOARD_SETUP) |
Masahiro Yamada | f7ed78b | 2020-06-26 15:13:33 +0900 | [diff] [blame] | 83 | int ft_board_setup(void *fdt, struct bd_info *bd) |
Rob Herring | fd7ec6e | 2013-06-12 22:24:52 -0500 | [diff] [blame] | 84 | { |
| 85 | static const char disabled[] = "disabled"; |
| 86 | u32 reg = readl(HB_SREG_A9_PWRDOM_STAT); |
| 87 | |
| 88 | if (!(reg & PWRDOM_STAT_SATA)) |
| 89 | do_fixup_by_compat(fdt, "calxeda,hb-ahci", "status", |
| 90 | disabled, sizeof(disabled), 1); |
| 91 | |
| 92 | if (!(reg & PWRDOM_STAT_EMMC)) |
| 93 | do_fixup_by_compat(fdt, "calxeda,hb-sdhci", "status", |
| 94 | disabled, sizeof(disabled), 1); |
Simon Glass | 2aec3cc | 2014-10-23 18:58:47 -0600 | [diff] [blame] | 95 | |
| 96 | return 0; |
Rob Herring | fd7ec6e | 2013-06-12 22:24:52 -0500 | [diff] [blame] | 97 | } |
| 98 | #endif |
| 99 | |
Ilias Apalodimas | ab5348a | 2021-10-26 09:12:33 +0300 | [diff] [blame] | 100 | void *board_fdt_blob_setup(int *err) |
Andre Przywara | 8d1069f | 2021-04-12 01:04:51 +0100 | [diff] [blame] | 101 | { |
Ilias Apalodimas | ab5348a | 2021-10-26 09:12:33 +0300 | [diff] [blame] | 102 | *err = 0; |
Andre Przywara | 8d1069f | 2021-04-12 01:04:51 +0100 | [diff] [blame] | 103 | /* |
| 104 | * The ECME management processor loads the DTB from NOR flash |
| 105 | * into DRAM (at 4KB), where it gets patched to contain the |
| 106 | * detected memory size. |
| 107 | */ |
| 108 | return (void *)0x1000; |
| 109 | } |
| 110 | |
Mark Langsdorf | 1a707a2 | 2015-06-05 00:58:43 +0100 | [diff] [blame] | 111 | static int is_highbank(void) |
| 112 | { |
| 113 | uint32_t midr; |
| 114 | |
| 115 | asm volatile ("mrc p15, 0, %0, c0, c0, 0\n" : "=r"(midr)); |
| 116 | |
| 117 | return (midr & 0xfff0) == 0xc090; |
| 118 | } |
| 119 | |
Harald Seiler | 6f14d5f | 2020-12-15 16:47:52 +0100 | [diff] [blame] | 120 | void reset_cpu(void) |
Rob Herring | 73089ad | 2011-10-24 08:50:20 +0000 | [diff] [blame] | 121 | { |
Rob Herring | f9904ce | 2012-02-01 16:57:55 +0000 | [diff] [blame] | 122 | writel(HB_PWR_HARD_RESET, HB_SREG_A9_PWR_REQ); |
Mark Langsdorf | 1a707a2 | 2015-06-05 00:58:43 +0100 | [diff] [blame] | 123 | if (is_highbank()) |
| 124 | writeb(HB_SCU_A9_PWR_OFF, HB_SCU_A9_PWR_STATUS); |
| 125 | else |
| 126 | writel(0x1, HB_SREG_A15_PWR_CTRL); |
Rob Herring | 3513960 | 2012-12-02 17:06:22 +0000 | [diff] [blame] | 127 | |
| 128 | wfi(); |
Rob Herring | 73089ad | 2011-10-24 08:50:20 +0000 | [diff] [blame] | 129 | } |
Mark Langsdorf | f913ff5 | 2015-06-05 00:58:49 +0100 | [diff] [blame] | 130 | |
| 131 | /* |
| 132 | * turn off the override before transferring control to Linux, since Linux |
| 133 | * may not support spread spectrum. |
| 134 | */ |
| 135 | void arch_preboot_os(void) |
| 136 | { |
| 137 | cphy_disable_overrides(); |
| 138 | } |