blob: ba254b63526e03c3ceb0c0ea04d05c11ac8f26c8 [file] [log] [blame]
Rob Herring73089ad2011-10-24 08:50:20 +00001/*
2 * Copyright 2010-2011 Calxeda, Inc.
3 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02004 * SPDX-License-Identifier: GPL-2.0+
Rob Herring73089ad2011-10-24 08:50:20 +00005 */
6
7#include <common.h>
8#include <ahci.h>
Rob Herring12db8022012-02-21 12:52:26 +00009#include <netdev.h>
Rob Herring73089ad2011-10-24 08:50:20 +000010#include <scsi.h>
11
Alexey Brodkin267d8e22014-02-26 17:47:58 +040012#include <linux/sizes.h>
Rob Herring02fe7852012-02-01 16:57:54 +000013#include <asm/io.h>
Rob Herring73089ad2011-10-24 08:50:20 +000014
Rob Herringfd7ec6e2013-06-12 22:24:52 -050015#define HB_AHCI_BASE 0xffe08000
16
Rob Herring37057562015-06-05 00:58:42 +010017#define HB_SCU_A9_PWR_STATUS 0xfff10008
Rob Herringf9904ce2012-02-01 16:57:55 +000018#define HB_SREG_A9_PWR_REQ 0xfff3cf00
Rob Herring06d00742012-02-01 16:57:57 +000019#define HB_SREG_A9_BOOT_SRC_STAT 0xfff3cf04
Rob Herringfd7ec6e2013-06-12 22:24:52 -050020#define HB_SREG_A9_PWRDOM_STAT 0xfff3cf20
21
Rob Herringf9904ce2012-02-01 16:57:55 +000022#define HB_PWR_SUSPEND 0
23#define HB_PWR_SOFT_RESET 1
24#define HB_PWR_HARD_RESET 2
25#define HB_PWR_SHUTDOWN 3
26
Rob Herringfd7ec6e2013-06-12 22:24:52 -050027#define PWRDOM_STAT_SATA 0x80000000
28#define PWRDOM_STAT_PCI 0x40000000
29#define PWRDOM_STAT_EMMC 0x20000000
30
Rob Herring37057562015-06-05 00:58:42 +010031#define HB_SCU_A9_PWR_NORMAL 0
32#define HB_SCU_A9_PWR_DORMANT 2
33#define HB_SCU_A9_PWR_OFF 3
34
Rob Herring73089ad2011-10-24 08:50:20 +000035DECLARE_GLOBAL_DATA_PTR;
36
37/*
38 * Miscellaneous platform dependent initialisations
39 */
40int board_init(void)
41{
42 icache_enable();
43
44 return 0;
45}
46
Rob Herring6fd09422011-12-15 11:15:50 +000047/* We know all the init functions have been run now */
48int board_eth_init(bd_t *bis)
49{
50 int rc = 0;
51
52#ifdef CONFIG_CALXEDA_XGMAC
53 rc += calxedaxgmac_initialize(0, 0xfff50000);
54 rc += calxedaxgmac_initialize(1, 0xfff51000);
55#endif
56 return rc;
57}
58
Ian Campbell5af74b62014-03-07 01:20:57 +000059#ifdef CONFIG_SCSI_AHCI_PLAT
60void scsi_init(void)
Rob Herring73089ad2011-10-24 08:50:20 +000061{
Rob Herringfd7ec6e2013-06-12 22:24:52 -050062 u32 reg = readl(HB_SREG_A9_PWRDOM_STAT);
Rob Herring06d00742012-02-01 16:57:57 +000063
Rob Herringfd7ec6e2013-06-12 22:24:52 -050064 if (reg & PWRDOM_STAT_SATA) {
Scott Wood16519a32015-04-17 09:19:01 -050065 ahci_init((void __iomem *)HB_AHCI_BASE);
Rob Herringfd7ec6e2013-06-12 22:24:52 -050066 scsi_scan(1);
67 }
Ian Campbell5af74b62014-03-07 01:20:57 +000068}
69#endif
70
71#ifdef CONFIG_MISC_INIT_R
72int misc_init_r(void)
73{
74 char envbuffer[16];
75 u32 boot_choice;
Rob Herring06d00742012-02-01 16:57:57 +000076
77 boot_choice = readl(HB_SREG_A9_BOOT_SRC_STAT) & 0xff;
78 sprintf(envbuffer, "bootcmd%d", boot_choice);
79 if (getenv(envbuffer)) {
80 sprintf(envbuffer, "run bootcmd%d", boot_choice);
81 setenv("bootcmd", envbuffer);
82 } else
83 setenv("bootcmd", "");
84
Rob Herring73089ad2011-10-24 08:50:20 +000085 return 0;
86}
Rob Herring13b17c32013-06-12 22:24:53 -050087#endif
Rob Herring73089ad2011-10-24 08:50:20 +000088
89int dram_init(void)
90{
91 gd->ram_size = SZ_512M;
92 return 0;
93}
94
95void dram_init_banksize(void)
96{
97 gd->bd->bi_dram[0].start = CONFIG_SYS_SDRAM_BASE;
98 gd->bd->bi_dram[0].size = PHYS_SDRAM_1_SIZE;
99}
100
Rob Herringfd7ec6e2013-06-12 22:24:52 -0500101#if defined(CONFIG_OF_BOARD_SETUP)
Simon Glass2aec3cc2014-10-23 18:58:47 -0600102int ft_board_setup(void *fdt, bd_t *bd)
Rob Herringfd7ec6e2013-06-12 22:24:52 -0500103{
104 static const char disabled[] = "disabled";
105 u32 reg = readl(HB_SREG_A9_PWRDOM_STAT);
106
107 if (!(reg & PWRDOM_STAT_SATA))
108 do_fixup_by_compat(fdt, "calxeda,hb-ahci", "status",
109 disabled, sizeof(disabled), 1);
110
111 if (!(reg & PWRDOM_STAT_EMMC))
112 do_fixup_by_compat(fdt, "calxeda,hb-sdhci", "status",
113 disabled, sizeof(disabled), 1);
Simon Glass2aec3cc2014-10-23 18:58:47 -0600114
115 return 0;
Rob Herringfd7ec6e2013-06-12 22:24:52 -0500116}
117#endif
118
Rob Herring73089ad2011-10-24 08:50:20 +0000119void reset_cpu(ulong addr)
120{
Rob Herringf9904ce2012-02-01 16:57:55 +0000121 writel(HB_PWR_HARD_RESET, HB_SREG_A9_PWR_REQ);
Rob Herring37057562015-06-05 00:58:42 +0100122 writeb(HB_SCU_A9_PWR_OFF, HB_SCU_A9_PWR_STATUS);
Rob Herring35139602012-12-02 17:06:22 +0000123
124 wfi();
Rob Herring73089ad2011-10-24 08:50:20 +0000125}