blob: 40b0264dbe421d207ccbf6650a73121398cee5e7 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Scott Wood865b8ae2007-04-16 14:54:15 -05002/*
Scott Wood3f53f1a2010-08-30 18:04:52 -05003 * Copyright (C) Freescale Semiconductor, Inc. 2006, 2010.
Scott Wood865b8ae2007-04-16 14:54:15 -05004 */
5/*
6 * mpc8313epb board configuration file
7 */
8
9#ifndef __CONFIG_H
10#define __CONFIG_H
11
12/*
13 * High Level Configuration Options
14 */
15#define CONFIG_E300 1
Scott Wood865b8ae2007-04-16 14:54:15 -050016
Scott Wood488af0d2012-12-06 13:33:18 +000017#define CONFIG_SPL_INIT_MINIMAL
Scott Wood488af0d2012-12-06 13:33:18 +000018#define CONFIG_SPL_FLUSH_IMAGE
19#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
20#define CONFIG_SPL_MPC83XX_WAIT_FOR_NAND
21
22#ifdef CONFIG_SPL_BUILD
23#define CONFIG_NS16550_MIN_FUNCTIONS
24#endif
25
Scott Wood488af0d2012-12-06 13:33:18 +000026#define CONFIG_SYS_TEXT_BASE_SPL 0xfff00000
27#define CONFIG_SPL_MAX_SIZE (4 * 1024)
Benoît Thébaudeauf0180722013-04-11 09:35:49 +000028#define CONFIG_SPL_PAD_TO 0x4000
Scott Wood488af0d2012-12-06 13:33:18 +000029
Scott Woodf60c06e2010-11-24 13:28:40 +000030#define CONFIG_SYS_NAND_U_BOOT_SIZE (512 << 10)
31#define CONFIG_SYS_NAND_U_BOOT_DST 0x00100000
32#define CONFIG_SYS_NAND_U_BOOT_START 0x00100100
33#define CONFIG_SYS_NAND_U_BOOT_OFFS 16384
34#define CONFIG_SYS_NAND_U_BOOT_RELOC 0x00010000
35#define CONFIG_SYS_NAND_U_BOOT_RELOC_SP (CONFIG_SYS_NAND_U_BOOT_RELOC + 0x10000)
36
Scott Wood488af0d2012-12-06 13:33:18 +000037#ifdef CONFIG_SPL_BUILD
Scott Woodf60c06e2010-11-24 13:28:40 +000038#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE_SPL /* start of monitor */
Scott Wood488af0d2012-12-06 13:33:18 +000039#endif
40
Scott Woodf60c06e2010-11-24 13:28:40 +000041#ifndef CONFIG_SYS_MONITOR_BASE
42#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
43#endif
44
Gabor Juhosb4458732013-05-30 07:06:12 +000045#define CONFIG_PCI_INDIRECT_BRIDGE
Becky Brucedfe6e232010-06-17 11:37:18 -050046#define CONFIG_FSL_ELBC 1
Scott Wood865b8ae2007-04-16 14:54:15 -050047
Timur Tabi3e1d49a2008-02-08 13:15:55 -060048/*
49 * On-board devices
York Sun224069c2008-05-15 15:26:27 -050050 *
51 * TSEC1 is VSC switch
52 * TSEC2 is SoC TSEC
Timur Tabi3e1d49a2008-02-08 13:15:55 -060053 */
54#define CONFIG_VSC7385_ENET
York Sun224069c2008-05-15 15:26:27 -050055#define CONFIG_TSEC2
Timur Tabi3e1d49a2008-02-08 13:15:55 -060056
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020057#define CONFIG_SYS_IMMR 0xE0000000
Scott Wood865b8ae2007-04-16 14:54:15 -050058
Mario Six7299dec2019-01-21 09:17:36 +010059#if !defined(CONFIG_SPL_BUILD)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020060#define CONFIG_DEFAULT_IMMR CONFIG_SYS_IMMR
Scott Woodb71689b2008-06-30 14:13:28 -050061#endif
62
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020063#define CONFIG_SYS_MEMTEST_START 0x00001000
64#define CONFIG_SYS_MEMTEST_END 0x07f00000
Scott Wood865b8ae2007-04-16 14:54:15 -050065
66/* Early revs of this board will lock up hard when attempting
67 * to access the PMC registers, unless a JTAG debugger is
68 * connected, or some resistor modifications are made.
69 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020070#define CONFIG_SYS_8313ERDB_BROKEN_PMC 1
Scott Wood865b8ae2007-04-16 14:54:15 -050071
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020072#define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */
73#define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */
Scott Wood865b8ae2007-04-16 14:54:15 -050074
75/*
Timur Tabi3e1d49a2008-02-08 13:15:55 -060076 * Device configurations
77 */
78
79/* Vitesse 7385 */
80
81#ifdef CONFIG_VSC7385_ENET
82
York Sun224069c2008-05-15 15:26:27 -050083#define CONFIG_TSEC1
Timur Tabi3e1d49a2008-02-08 13:15:55 -060084
85/* The flash address and size of the VSC7385 firmware image */
86#define CONFIG_VSC7385_IMAGE 0xFE7FE000
87#define CONFIG_VSC7385_IMAGE_SIZE 8192
88
89#endif
90
91/*
Scott Wood865b8ae2007-04-16 14:54:15 -050092 * DDR Setup
93 */
Joe Hershbergerb263cae2011-10-11 23:57:10 -050094#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020095#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
96#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
Scott Wood865b8ae2007-04-16 14:54:15 -050097
98/*
99 * Manually set up DDR parameters, as this board does not
100 * seem to have the SPD connected to I2C.
101 */
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500102#define CONFIG_SYS_DDR_SIZE 128 /* MB */
Joe Hershberger5ade3902011-10-11 23:57:31 -0500103#define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
Joe Hershbergercc03b802011-10-11 23:57:29 -0500104 | CSCONFIG_ODT_RD_NEVER \
105 | CSCONFIG_ODT_WR_ONLY_CURRENT \
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500106 | CSCONFIG_ROW_BIT_13 \
107 | CSCONFIG_COL_BIT_10)
Poonam Aggrwalff452842008-01-14 09:41:14 +0530108 /* 0x80010102 */
Scott Wood865b8ae2007-04-16 14:54:15 -0500109
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200110#define CONFIG_SYS_DDR_TIMING_3 0x00000000
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500111#define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
112 | (0 << TIMING_CFG0_WRT_SHIFT) \
113 | (0 << TIMING_CFG0_RRT_SHIFT) \
114 | (0 << TIMING_CFG0_WWT_SHIFT) \
115 | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
116 | (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
117 | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
118 | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
Scott Wood865b8ae2007-04-16 14:54:15 -0500119 /* 0x00220802 */
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500120#define CONFIG_SYS_DDR_TIMING_1 ((3 << TIMING_CFG1_PRETOACT_SHIFT) \
121 | (8 << TIMING_CFG1_ACTTOPRE_SHIFT) \
122 | (3 << TIMING_CFG1_ACTTORW_SHIFT) \
123 | (5 << TIMING_CFG1_CASLAT_SHIFT) \
124 | (10 << TIMING_CFG1_REFREC_SHIFT) \
125 | (3 << TIMING_CFG1_WRREC_SHIFT) \
126 | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
127 | (2 << TIMING_CFG1_WRTORD_SHIFT))
Poonam Aggrwalff452842008-01-14 09:41:14 +0530128 /* 0x3835a322 */
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500129#define CONFIG_SYS_DDR_TIMING_2 ((1 << TIMING_CFG2_ADD_LAT_SHIFT) \
130 | (5 << TIMING_CFG2_CPO_SHIFT) \
131 | (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
132 | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
133 | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
134 | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
135 | (6 << TIMING_CFG2_FOUR_ACT_SHIFT))
Poonam Aggrwalff452842008-01-14 09:41:14 +0530136 /* 0x129048c6 */ /* P9-45,may need tuning */
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500137#define CONFIG_SYS_DDR_INTERVAL ((1296 << SDRAM_INTERVAL_REFINT_SHIFT) \
138 | (1280 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
Poonam Aggrwalff452842008-01-14 09:41:14 +0530139 /* 0x05100500 */
Scott Wood865b8ae2007-04-16 14:54:15 -0500140#if defined(CONFIG_DDR_2T_TIMING)
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500141#define CONFIG_SYS_SDRAM_CFG (SDRAM_CFG_SREN \
Kim Phillips3b9c20f2007-08-16 22:52:48 -0500142 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
Joe Hershbergercc03b802011-10-11 23:57:29 -0500143 | SDRAM_CFG_DBW_32 \
144 | SDRAM_CFG_2T_EN)
145 /* 0x43088000 */
Scott Wood865b8ae2007-04-16 14:54:15 -0500146#else
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500147#define CONFIG_SYS_SDRAM_CFG (SDRAM_CFG_SREN \
Kim Phillips3b9c20f2007-08-16 22:52:48 -0500148 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
Joe Hershbergercc03b802011-10-11 23:57:29 -0500149 | SDRAM_CFG_DBW_32)
Scott Wood865b8ae2007-04-16 14:54:15 -0500150 /* 0x43080000 */
151#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200152#define CONFIG_SYS_SDRAM_CFG2 0x00401000
Scott Wood865b8ae2007-04-16 14:54:15 -0500153/* set burst length to 8 for 32-bit data path */
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500154#define CONFIG_SYS_DDR_MODE ((0x4448 << SDRAM_MODE_ESD_SHIFT) \
155 | (0x0632 << SDRAM_MODE_SD_SHIFT))
Poonam Aggrwalff452842008-01-14 09:41:14 +0530156 /* 0x44480632 */
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500157#define CONFIG_SYS_DDR_MODE_2 0x8000C000
Scott Wood865b8ae2007-04-16 14:54:15 -0500158
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200159#define CONFIG_SYS_DDR_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
Scott Wood865b8ae2007-04-16 14:54:15 -0500160 /*0x02000000*/
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500161#define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_EN \
Scott Wood865b8ae2007-04-16 14:54:15 -0500162 | DDRCDR_PZ_NOMZ \
163 | DDRCDR_NZ_NOMZ \
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500164 | DDRCDR_M_ODR)
Scott Wood865b8ae2007-04-16 14:54:15 -0500165
166/*
167 * FLASH on the Local Bus
168 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200169#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* start of FLASH */
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500170#define CONFIG_SYS_FLASH_SIZE 8 /* flash size in MB */
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500171#define CONFIG_SYS_FLASH_EMPTY_INFO /* display empty sectors */
Scott Wood865b8ae2007-04-16 14:54:15 -0500172
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500173#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
174#define CONFIG_SYS_MAX_FLASH_SECT 135 /* sectors per device */
Scott Wood865b8ae2007-04-16 14:54:15 -0500175
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200176#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
177#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Scott Wood865b8ae2007-04-16 14:54:15 -0500178
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500179#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) && \
Scott Wood488af0d2012-12-06 13:33:18 +0000180 !defined(CONFIG_SPL_BUILD)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200181#define CONFIG_SYS_RAMBOOT
Scott Wood865b8ae2007-04-16 14:54:15 -0500182#endif
183
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200184#define CONFIG_SYS_INIT_RAM_LOCK 1
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500185#define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000 /* Initial RAM addr */
186#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM*/
Scott Wood865b8ae2007-04-16 14:54:15 -0500187
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500188#define CONFIG_SYS_GBL_DATA_OFFSET \
189 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200190#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Scott Wood865b8ae2007-04-16 14:54:15 -0500191
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200192/* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
Kevin Hao349a0152016-07-08 11:25:14 +0800193#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500194#define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
Scott Wood865b8ae2007-04-16 14:54:15 -0500195
196/*
197 * Local Bus LCRR and LBCR regs
198 */
Kim Phillips328040a2009-09-25 18:19:44 -0500199#define CONFIG_SYS_LCRR_EADC LCRR_EADC_1
200#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_4
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500201#define CONFIG_SYS_LBC_LBCR (0x00040000 /* TODO */ \
202 | (0xFF << LBCR_BMT_SHIFT) \
203 | 0xF) /* 0x0004ff0f */
Scott Wood865b8ae2007-04-16 14:54:15 -0500204
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500205 /* LB refresh timer prescal, 266MHz/32 */
206#define CONFIG_SYS_LBC_MRTPR 0x20000000 /*TODO */
Scott Wood865b8ae2007-04-16 14:54:15 -0500207
Miquel Raynal1f1ae152018-08-16 17:30:07 +0200208/* drivers/mtd/nand/raw/nand.c */
Mario Six7299dec2019-01-21 09:17:36 +0100209#if defined(CONFIG_SPL_BUILD)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200210#define CONFIG_SYS_NAND_BASE 0xFFF00000
Scott Woodb71689b2008-06-30 14:13:28 -0500211#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200212#define CONFIG_SYS_NAND_BASE 0xE2800000
Scott Woodb71689b2008-06-30 14:13:28 -0500213#endif
214
Scott Wood3f53f1a2010-08-30 18:04:52 -0500215#define CONFIG_MTD_PARTITION
Scott Wood3f53f1a2010-08-30 18:04:52 -0500216
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200217#define CONFIG_SYS_MAX_NAND_DEVICE 1
Scott Woodb7dac212008-06-26 14:06:52 -0500218#define CONFIG_NAND_FSL_ELBC 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200219#define CONFIG_SYS_NAND_BLOCK_SIZE 16384
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500220#define CONFIG_SYS_NAND_WINDOW_SIZE (32 * 1024)
Scott Woodb71689b2008-06-30 14:13:28 -0500221
Mario Sixc1e29d92019-01-21 09:18:01 +0100222/* NAND */
223#define CONFIG_SYS_BR0_PRELIM (0xE2800000 | BR_DECC_CHK_GEN | BR_PS_8 | BR_MS_FCM | BR_V)
224#define CONFIG_SYS_OR0_PRELIM (OR_AM_32KB | OR_FCM_CSCT | OR_FCM_CST | OR_FCM_CHT | OR_FCM_SCY_1 | OR_FCM_TRLX | OR_FCM_EHTR)
225
226/* FLASH */
227#define CONFIG_SYS_BR1_PRELIM (0xFE000000 | BR_PS_16 | BR_MS_GPCM | BR_V)
228#define CONFIG_SYS_OR1_PRELIM (OR_AM_8MB | OR_GPCM_XACS | OR_GPCM_SCY_9 | OR_GPCM_EHTR_SET | OR_GPCM_EAD)
Scott Woodb71689b2008-06-30 14:13:28 -0500229
Mario Six7299dec2019-01-21 09:17:36 +0100230/* Still needed for spl_minimal.c */
231#define CONFIG_SYS_NAND_BR_PRELIM CONFIG_SYS_BR0_PRELIM
232#define CONFIG_SYS_NAND_OR_PRELIM CONFIG_SYS_OR0_PRELIM
Scott Woodb71689b2008-06-30 14:13:28 -0500233
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500234/* local bus write LED / read status buffer (BCSR) mapping */
235#define CONFIG_SYS_BCSR_ADDR 0xFA000000
236#define CONFIG_SYS_BCSR_SIZE (32 * 1024) /* 0x00008000 */
237 /* map at 0xFA000000 on LCS3 */
Mario Sixc1e29d92019-01-21 09:18:01 +0100238/* BCSR */
239#define CONFIG_SYS_BR3_PRELIM (0xFA000000 | BR_PS_8 | BR_MS_GPCM | BR_V)
240#define CONFIG_SYS_OR3_PRELIM (OR_AM_32KB | OR_GPCM_CSNT | OR_GPCM_ACS_DIV2 | OR_GPCM_XACS | OR_GPCM_SCY_15 | OR_GPCM_TRLX_SET | OR_GPCM_EHTR_SET | OR_GPCM_EAD)
241
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600242/* Vitesse 7385 */
243
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600244#ifdef CONFIG_VSC7385_ENET
245
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500246 /* VSC7385 Base address on LCS2 */
247#define CONFIG_SYS_VSC7385_BASE 0xF0000000
248#define CONFIG_SYS_VSC7385_SIZE (128 * 1024) /* 0x00020000 */
249
Mario Sixc1e29d92019-01-21 09:18:01 +0100250/* VSC7385 */
251#define CONFIG_SYS_BR2_PRELIM (0xF0000000 | BR_PS_8 | BR_MS_GPCM | BR_V)
252#define CONFIG_SYS_OR2_PRELIM (OR_AM_128KB | OR_GPCM_CSNT | OR_GPCM_XACS | OR_GPCM_SCY_15 | OR_GPCM_SETA | OR_GPCM_TRLX_SET | OR_GPCM_EHTR_SET | OR_GPCM_EAD)
253
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600254#endif
Scott Wood865b8ae2007-04-16 14:54:15 -0500255
Joe Hershberger37dabcc2011-11-11 15:55:38 -0600256#define CONFIG_MPC83XX_GPIO 1
Joe Hershberger37dabcc2011-11-11 15:55:38 -0600257
Scott Wood865b8ae2007-04-16 14:54:15 -0500258/*
259 * Serial Port
260 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200261#define CONFIG_SYS_NS16550_SERIAL
262#define CONFIG_SYS_NS16550_REG_SIZE 1
Scott Wood865b8ae2007-04-16 14:54:15 -0500263
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200264#define CONFIG_SYS_BAUDRATE_TABLE \
Scott Wood865b8ae2007-04-16 14:54:15 -0500265 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
266
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200267#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
268#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
Scott Wood865b8ae2007-04-16 14:54:15 -0500269
Scott Wood865b8ae2007-04-16 14:54:15 -0500270/* I2C */
Heiko Schocherf2850742012-10-24 13:48:22 +0200271#define CONFIG_SYS_I2C
272#define CONFIG_SYS_I2C_FSL
273#define CONFIG_SYS_FSL_I2C_SPEED 400000
274#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
275#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
276#define CONFIG_SYS_FSL_I2C2_SPEED 400000
277#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
278#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
279#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
Scott Wood865b8ae2007-04-16 14:54:15 -0500280
Scott Wood865b8ae2007-04-16 14:54:15 -0500281/*
282 * General PCI
283 * Addresses are mapped 1-1.
284 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200285#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
286#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
287#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
288#define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000
289#define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
290#define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
291#define CONFIG_SYS_PCI1_IO_BASE 0x00000000
292#define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000
293#define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
Scott Wood865b8ae2007-04-16 14:54:15 -0500294
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200295#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
Scott Wood865b8ae2007-04-16 14:54:15 -0500296
297/*
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600298 * TSEC
Scott Wood865b8ae2007-04-16 14:54:15 -0500299 */
Scott Wood865b8ae2007-04-16 14:54:15 -0500300
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600301#define CONFIG_GMII /* MII PHY management */
Scott Wood865b8ae2007-04-16 14:54:15 -0500302
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600303#ifdef CONFIG_TSEC1
304#define CONFIG_HAS_ETH0
Kim Phillips177e58f2007-05-16 16:52:19 -0500305#define CONFIG_TSEC1_NAME "TSEC0"
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200306#define CONFIG_SYS_TSEC1_OFFSET 0x24000
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600307#define TSEC1_PHY_ADDR 0x1c
308#define TSEC1_FLAGS TSEC_GIGABIT
309#define TSEC1_PHYIDX 0
310#endif
311
312#ifdef CONFIG_TSEC2
313#define CONFIG_HAS_ETH1
Kim Phillips177e58f2007-05-16 16:52:19 -0500314#define CONFIG_TSEC2_NAME "TSEC1"
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200315#define CONFIG_SYS_TSEC2_OFFSET 0x25000
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600316#define TSEC2_PHY_ADDR 4
317#define TSEC2_FLAGS TSEC_GIGABIT
318#define TSEC2_PHYIDX 0
319#endif
320
Scott Wood865b8ae2007-04-16 14:54:15 -0500321/* Options are: TSEC[0-1] */
322#define CONFIG_ETHPRIME "TSEC1"
323
324/*
325 * Configure on-board RTC
326 */
327#define CONFIG_RTC_DS1337
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200328#define CONFIG_SYS_I2C_RTC_ADDR 0x68
Scott Wood865b8ae2007-04-16 14:54:15 -0500329
330/*
331 * Environment
332 */
Mario Six7299dec2019-01-21 09:17:36 +0100333#define CONFIG_ENV_OFFSET (512 * 1024)
334#define CONFIG_ENV_SECT_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
335#define CONFIG_ENV_SIZE CONFIG_ENV_SECT_SIZE
336#define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
337#define CONFIG_ENV_RANGE (CONFIG_ENV_SECT_SIZE * 4)
338#define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + CONFIG_ENV_RANGE)
Scott Wood865b8ae2007-04-16 14:54:15 -0500339
340#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200341#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Scott Wood865b8ae2007-04-16 14:54:15 -0500342
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500343/*
Jon Loeliger5c4ddae2007-07-10 10:12:10 -0500344 * BOOTP options
345 */
346#define CONFIG_BOOTP_BOOTFILESIZE
Jon Loeliger5c4ddae2007-07-10 10:12:10 -0500347
Jon Loeliger5c4ddae2007-07-10 10:12:10 -0500348/*
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500349 * Command line configuration.
350 */
Scott Wood865b8ae2007-04-16 14:54:15 -0500351
Scott Wood865b8ae2007-04-16 14:54:15 -0500352/*
353 * Miscellaneous configurable options
354 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200355#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200356#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Scott Wood865b8ae2007-04-16 14:54:15 -0500357
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500358 /* Boot Argument Buffer Size */
359#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
Scott Wood865b8ae2007-04-16 14:54:15 -0500360
361/*
362 * For booting Linux, the board info and command line data
Ira W. Snyderc5a22d02010-09-10 15:42:32 -0700363 * have to be in the first 256 MB of memory, since this is
Scott Wood865b8ae2007-04-16 14:54:15 -0500364 * the maximum mapped by the Linux kernel during initialization.
365 */
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500366 /* Initial Memory map for Linux*/
367#define CONFIG_SYS_BOOTMAPSZ (256 << 20)
Kevin Hao9c747962016-07-08 11:25:15 +0800368#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Scott Wood865b8ae2007-04-16 14:54:15 -0500369
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200370#define CONFIG_SYS_RCWH_PCIHOST 0x80000000 /* PCIHOST */
Scott Wood865b8ae2007-04-16 14:54:15 -0500371
Mario Sixd10f3182019-01-21 09:17:53 +0100372#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0))
Scott Wood865b8ae2007-04-16 14:54:15 -0500373
374/* System IO Config */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200375#define CONFIG_SYS_SICRH (SICRH_TSOBI1 | SICRH_TSOBI2) /* RGMII */
Joe Hershberger37dabcc2011-11-11 15:55:38 -0600376 /* Enable Internal USB Phy and GPIO on LCD Connector */
377#define CONFIG_SYS_SICRL (SICRL_USBDR_10 | SICRL_LBC)
Scott Wood865b8ae2007-04-16 14:54:15 -0500378
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200379#define CONFIG_SYS_HID0_INIT 0x000000000
380#define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \
Kim Phillipsf3c7cd92010-04-20 19:37:54 -0500381 HID0_ENABLE_INSTRUCTION_CACHE | \
382 HID0_ENABLE_DYNAMIC_POWER_MANAGMENT)
Scott Wood865b8ae2007-04-16 14:54:15 -0500383
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200384#define CONFIG_SYS_HID2 HID2_HBE
Scott Wood865b8ae2007-04-16 14:54:15 -0500385
Scott Wood865b8ae2007-04-16 14:54:15 -0500386/*
Scott Wood865b8ae2007-04-16 14:54:15 -0500387 * Environment Configuration
388 */
389#define CONFIG_ENV_OVERWRITE
390
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500391#define CONFIG_NETDEV "eth1"
Scott Wood865b8ae2007-04-16 14:54:15 -0500392
Mario Six790d8442018-03-28 14:38:20 +0200393#define CONFIG_HOSTNAME "mpc8313erdb"
Joe Hershberger257ff782011-10-13 13:03:47 +0000394#define CONFIG_ROOTPATH "/nfs/root/path"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000395#define CONFIG_BOOTFILE "uImage"
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500396 /* U-Boot image on TFTP server */
397#define CONFIG_UBOOTPATH "u-boot.bin"
398#define CONFIG_FDTFILE "mpc8313erdb.dtb"
Scott Wood865b8ae2007-04-16 14:54:15 -0500399
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500400 /* default location for tftp and bootm */
401#define CONFIG_LOADADDR 800000
Scott Wood865b8ae2007-04-16 14:54:15 -0500402
Scott Wood865b8ae2007-04-16 14:54:15 -0500403#define CONFIG_EXTRA_ENV_SETTINGS \
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500404 "netdev=" CONFIG_NETDEV "\0" \
Scott Wood865b8ae2007-04-16 14:54:15 -0500405 "ethprime=TSEC1\0" \
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500406 "uboot=" CONFIG_UBOOTPATH "\0" \
Wolfgang Denka1be4762008-05-20 16:00:29 +0200407 "tftpflash=tftpboot $loadaddr $uboot; " \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200408 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
409 " +$filesize; " \
410 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
411 " +$filesize; " \
412 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
413 " $filesize; " \
414 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
415 " +$filesize; " \
416 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
417 " $filesize\0" \
Kim Phillipsfd3a3fc2009-08-21 16:34:38 -0500418 "fdtaddr=780000\0" \
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500419 "fdtfile=" CONFIG_FDTFILE "\0" \
Scott Wood865b8ae2007-04-16 14:54:15 -0500420 "console=ttyS0\0" \
421 "setbootargs=setenv bootargs " \
422 "root=$rootdev rw console=$console,$baudrate $othbootargs\0" \
Wolfgang Denka1be4762008-05-20 16:00:29 +0200423 "setipargs=setenv bootargs nfsroot=$serverip:$rootpath " \
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500424 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:"\
425 "$netdev:off " \
Scott Wood865b8ae2007-04-16 14:54:15 -0500426 "root=$rootdev rw console=$console,$baudrate $othbootargs\0"
427
428#define CONFIG_NFSBOOTCOMMAND \
429 "setenv rootdev /dev/nfs;" \
Wolfgang Denka1be4762008-05-20 16:00:29 +0200430 "run setbootargs;" \
431 "run setipargs;" \
Scott Wood865b8ae2007-04-16 14:54:15 -0500432 "tftp $loadaddr $bootfile;" \
433 "tftp $fdtaddr $fdtfile;" \
434 "bootm $loadaddr - $fdtaddr"
435
436#define CONFIG_RAMBOOTCOMMAND \
437 "setenv rootdev /dev/ram;" \
438 "run setbootargs;" \
439 "tftp $ramdiskaddr $ramdiskfile;" \
440 "tftp $loadaddr $bootfile;" \
441 "tftp $fdtaddr $fdtfile;" \
442 "bootm $loadaddr $ramdiskaddr $fdtaddr"
443
Scott Wood865b8ae2007-04-16 14:54:15 -0500444#endif /* __CONFIG_H */