blob: 103ace2d3a983ad38a72356df3526933c2e71c12 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Scott Wood865b8ae2007-04-16 14:54:15 -05002/*
Scott Wood3f53f1a2010-08-30 18:04:52 -05003 * Copyright (C) Freescale Semiconductor, Inc. 2006, 2010.
Scott Wood865b8ae2007-04-16 14:54:15 -05004 */
5/*
6 * mpc8313epb board configuration file
7 */
8
9#ifndef __CONFIG_H
10#define __CONFIG_H
11
12/*
13 * High Level Configuration Options
14 */
15#define CONFIG_E300 1
Scott Wood865b8ae2007-04-16 14:54:15 -050016
Scott Wood488af0d2012-12-06 13:33:18 +000017#define CONFIG_SPL_INIT_MINIMAL
Scott Wood488af0d2012-12-06 13:33:18 +000018#define CONFIG_SPL_FLUSH_IMAGE
19#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
20#define CONFIG_SPL_MPC83XX_WAIT_FOR_NAND
21
22#ifdef CONFIG_SPL_BUILD
23#define CONFIG_NS16550_MIN_FUNCTIONS
24#endif
25
Scott Wood488af0d2012-12-06 13:33:18 +000026#define CONFIG_SYS_TEXT_BASE_SPL 0xfff00000
27#define CONFIG_SPL_MAX_SIZE (4 * 1024)
Benoît Thébaudeauf0180722013-04-11 09:35:49 +000028#define CONFIG_SPL_PAD_TO 0x4000
Scott Wood488af0d2012-12-06 13:33:18 +000029
Scott Woodf60c06e2010-11-24 13:28:40 +000030#define CONFIG_SYS_NAND_U_BOOT_SIZE (512 << 10)
31#define CONFIG_SYS_NAND_U_BOOT_DST 0x00100000
32#define CONFIG_SYS_NAND_U_BOOT_START 0x00100100
33#define CONFIG_SYS_NAND_U_BOOT_OFFS 16384
34#define CONFIG_SYS_NAND_U_BOOT_RELOC 0x00010000
35#define CONFIG_SYS_NAND_U_BOOT_RELOC_SP (CONFIG_SYS_NAND_U_BOOT_RELOC + 0x10000)
36
Scott Wood488af0d2012-12-06 13:33:18 +000037#ifdef CONFIG_SPL_BUILD
Scott Woodf60c06e2010-11-24 13:28:40 +000038#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE_SPL /* start of monitor */
Scott Wood488af0d2012-12-06 13:33:18 +000039#endif
40
Scott Woodf60c06e2010-11-24 13:28:40 +000041#ifndef CONFIG_SYS_MONITOR_BASE
42#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
43#endif
44
Gabor Juhosb4458732013-05-30 07:06:12 +000045#define CONFIG_PCI_INDIRECT_BRIDGE
Becky Brucedfe6e232010-06-17 11:37:18 -050046#define CONFIG_FSL_ELBC 1
Scott Wood865b8ae2007-04-16 14:54:15 -050047
Timur Tabi3e1d49a2008-02-08 13:15:55 -060048/*
49 * On-board devices
York Sun224069c2008-05-15 15:26:27 -050050 *
51 * TSEC1 is VSC switch
52 * TSEC2 is SoC TSEC
Timur Tabi3e1d49a2008-02-08 13:15:55 -060053 */
54#define CONFIG_VSC7385_ENET
York Sun224069c2008-05-15 15:26:27 -050055#define CONFIG_TSEC2
Timur Tabi3e1d49a2008-02-08 13:15:55 -060056
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020057#define CONFIG_SYS_IMMR 0xE0000000
Scott Wood865b8ae2007-04-16 14:54:15 -050058
Mario Six7299dec2019-01-21 09:17:36 +010059#if !defined(CONFIG_SPL_BUILD)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020060#define CONFIG_DEFAULT_IMMR CONFIG_SYS_IMMR
Scott Woodb71689b2008-06-30 14:13:28 -050061#endif
62
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020063#define CONFIG_SYS_MEMTEST_START 0x00001000
64#define CONFIG_SYS_MEMTEST_END 0x07f00000
Scott Wood865b8ae2007-04-16 14:54:15 -050065
66/* Early revs of this board will lock up hard when attempting
67 * to access the PMC registers, unless a JTAG debugger is
68 * connected, or some resistor modifications are made.
69 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020070#define CONFIG_SYS_8313ERDB_BROKEN_PMC 1
Scott Wood865b8ae2007-04-16 14:54:15 -050071
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020072#define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */
73#define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */
Scott Wood865b8ae2007-04-16 14:54:15 -050074
75/*
Timur Tabi3e1d49a2008-02-08 13:15:55 -060076 * Device configurations
77 */
78
79/* Vitesse 7385 */
80
81#ifdef CONFIG_VSC7385_ENET
82
York Sun224069c2008-05-15 15:26:27 -050083#define CONFIG_TSEC1
Timur Tabi3e1d49a2008-02-08 13:15:55 -060084
85/* The flash address and size of the VSC7385 firmware image */
86#define CONFIG_VSC7385_IMAGE 0xFE7FE000
87#define CONFIG_VSC7385_IMAGE_SIZE 8192
88
89#endif
90
91/*
Scott Wood865b8ae2007-04-16 14:54:15 -050092 * DDR Setup
93 */
Joe Hershbergerb263cae2011-10-11 23:57:10 -050094#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020095#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
96#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
Scott Wood865b8ae2007-04-16 14:54:15 -050097
98/*
99 * Manually set up DDR parameters, as this board does not
100 * seem to have the SPD connected to I2C.
101 */
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500102#define CONFIG_SYS_DDR_SIZE 128 /* MB */
Joe Hershberger5ade3902011-10-11 23:57:31 -0500103#define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
Joe Hershbergercc03b802011-10-11 23:57:29 -0500104 | CSCONFIG_ODT_RD_NEVER \
105 | CSCONFIG_ODT_WR_ONLY_CURRENT \
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500106 | CSCONFIG_ROW_BIT_13 \
107 | CSCONFIG_COL_BIT_10)
Poonam Aggrwalff452842008-01-14 09:41:14 +0530108 /* 0x80010102 */
Scott Wood865b8ae2007-04-16 14:54:15 -0500109
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200110#define CONFIG_SYS_DDR_TIMING_3 0x00000000
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500111#define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
112 | (0 << TIMING_CFG0_WRT_SHIFT) \
113 | (0 << TIMING_CFG0_RRT_SHIFT) \
114 | (0 << TIMING_CFG0_WWT_SHIFT) \
115 | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
116 | (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
117 | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
118 | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
Scott Wood865b8ae2007-04-16 14:54:15 -0500119 /* 0x00220802 */
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500120#define CONFIG_SYS_DDR_TIMING_1 ((3 << TIMING_CFG1_PRETOACT_SHIFT) \
121 | (8 << TIMING_CFG1_ACTTOPRE_SHIFT) \
122 | (3 << TIMING_CFG1_ACTTORW_SHIFT) \
123 | (5 << TIMING_CFG1_CASLAT_SHIFT) \
124 | (10 << TIMING_CFG1_REFREC_SHIFT) \
125 | (3 << TIMING_CFG1_WRREC_SHIFT) \
126 | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
127 | (2 << TIMING_CFG1_WRTORD_SHIFT))
Poonam Aggrwalff452842008-01-14 09:41:14 +0530128 /* 0x3835a322 */
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500129#define CONFIG_SYS_DDR_TIMING_2 ((1 << TIMING_CFG2_ADD_LAT_SHIFT) \
130 | (5 << TIMING_CFG2_CPO_SHIFT) \
131 | (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
132 | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
133 | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
134 | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
135 | (6 << TIMING_CFG2_FOUR_ACT_SHIFT))
Poonam Aggrwalff452842008-01-14 09:41:14 +0530136 /* 0x129048c6 */ /* P9-45,may need tuning */
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500137#define CONFIG_SYS_DDR_INTERVAL ((1296 << SDRAM_INTERVAL_REFINT_SHIFT) \
138 | (1280 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
Poonam Aggrwalff452842008-01-14 09:41:14 +0530139 /* 0x05100500 */
Scott Wood865b8ae2007-04-16 14:54:15 -0500140#if defined(CONFIG_DDR_2T_TIMING)
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500141#define CONFIG_SYS_SDRAM_CFG (SDRAM_CFG_SREN \
Kim Phillips3b9c20f2007-08-16 22:52:48 -0500142 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
Joe Hershbergercc03b802011-10-11 23:57:29 -0500143 | SDRAM_CFG_DBW_32 \
144 | SDRAM_CFG_2T_EN)
145 /* 0x43088000 */
Scott Wood865b8ae2007-04-16 14:54:15 -0500146#else
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500147#define CONFIG_SYS_SDRAM_CFG (SDRAM_CFG_SREN \
Kim Phillips3b9c20f2007-08-16 22:52:48 -0500148 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
Joe Hershbergercc03b802011-10-11 23:57:29 -0500149 | SDRAM_CFG_DBW_32)
Scott Wood865b8ae2007-04-16 14:54:15 -0500150 /* 0x43080000 */
151#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200152#define CONFIG_SYS_SDRAM_CFG2 0x00401000
Scott Wood865b8ae2007-04-16 14:54:15 -0500153/* set burst length to 8 for 32-bit data path */
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500154#define CONFIG_SYS_DDR_MODE ((0x4448 << SDRAM_MODE_ESD_SHIFT) \
155 | (0x0632 << SDRAM_MODE_SD_SHIFT))
Poonam Aggrwalff452842008-01-14 09:41:14 +0530156 /* 0x44480632 */
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500157#define CONFIG_SYS_DDR_MODE_2 0x8000C000
Scott Wood865b8ae2007-04-16 14:54:15 -0500158
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200159#define CONFIG_SYS_DDR_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
Scott Wood865b8ae2007-04-16 14:54:15 -0500160 /*0x02000000*/
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500161#define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_EN \
Scott Wood865b8ae2007-04-16 14:54:15 -0500162 | DDRCDR_PZ_NOMZ \
163 | DDRCDR_NZ_NOMZ \
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500164 | DDRCDR_M_ODR)
Scott Wood865b8ae2007-04-16 14:54:15 -0500165
166/*
167 * FLASH on the Local Bus
168 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200169#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* start of FLASH */
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500170#define CONFIG_SYS_FLASH_SIZE 8 /* flash size in MB */
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500171#define CONFIG_SYS_FLASH_EMPTY_INFO /* display empty sectors */
Scott Wood865b8ae2007-04-16 14:54:15 -0500172
Mario Six7299dec2019-01-21 09:17:36 +0100173#define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_FLASH_BASE \
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500174 | BR_PS_16 /* 16 bit port */ \
175 | BR_MS_GPCM /* MSEL = GPCM */ \
176 | BR_V) /* valid */
Mario Six7299dec2019-01-21 09:17:36 +0100177#define CONFIG_SYS_OR1_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
Scott Wood865b8ae2007-04-16 14:54:15 -0500178 | OR_GPCM_XACS \
179 | OR_GPCM_SCY_9 \
180 | OR_GPCM_EHTR \
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500181 | OR_GPCM_EAD)
Scott Wood865b8ae2007-04-16 14:54:15 -0500182 /* 0xFF006FF7 TODO SLOW 16 MB flash size */
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500183 /* window base at flash base */
184#define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500185 /* 16 MB window size */
186#define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_16MB)
Scott Wood865b8ae2007-04-16 14:54:15 -0500187
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500188#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
189#define CONFIG_SYS_MAX_FLASH_SECT 135 /* sectors per device */
Scott Wood865b8ae2007-04-16 14:54:15 -0500190
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200191#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
192#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Scott Wood865b8ae2007-04-16 14:54:15 -0500193
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500194#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) && \
Scott Wood488af0d2012-12-06 13:33:18 +0000195 !defined(CONFIG_SPL_BUILD)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200196#define CONFIG_SYS_RAMBOOT
Scott Wood865b8ae2007-04-16 14:54:15 -0500197#endif
198
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200199#define CONFIG_SYS_INIT_RAM_LOCK 1
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500200#define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000 /* Initial RAM addr */
201#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM*/
Scott Wood865b8ae2007-04-16 14:54:15 -0500202
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500203#define CONFIG_SYS_GBL_DATA_OFFSET \
204 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200205#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Scott Wood865b8ae2007-04-16 14:54:15 -0500206
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200207/* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
Kevin Hao349a0152016-07-08 11:25:14 +0800208#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500209#define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
Scott Wood865b8ae2007-04-16 14:54:15 -0500210
211/*
212 * Local Bus LCRR and LBCR regs
213 */
Kim Phillips328040a2009-09-25 18:19:44 -0500214#define CONFIG_SYS_LCRR_EADC LCRR_EADC_1
215#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_4
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500216#define CONFIG_SYS_LBC_LBCR (0x00040000 /* TODO */ \
217 | (0xFF << LBCR_BMT_SHIFT) \
218 | 0xF) /* 0x0004ff0f */
Scott Wood865b8ae2007-04-16 14:54:15 -0500219
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500220 /* LB refresh timer prescal, 266MHz/32 */
221#define CONFIG_SYS_LBC_MRTPR 0x20000000 /*TODO */
Scott Wood865b8ae2007-04-16 14:54:15 -0500222
Miquel Raynal1f1ae152018-08-16 17:30:07 +0200223/* drivers/mtd/nand/raw/nand.c */
Mario Six7299dec2019-01-21 09:17:36 +0100224#if defined(CONFIG_SPL_BUILD)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200225#define CONFIG_SYS_NAND_BASE 0xFFF00000
Scott Woodb71689b2008-06-30 14:13:28 -0500226#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200227#define CONFIG_SYS_NAND_BASE 0xE2800000
Scott Woodb71689b2008-06-30 14:13:28 -0500228#endif
229
Scott Wood3f53f1a2010-08-30 18:04:52 -0500230#define CONFIG_MTD_PARTITION
Scott Wood3f53f1a2010-08-30 18:04:52 -0500231
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200232#define CONFIG_SYS_MAX_NAND_DEVICE 1
Scott Woodb7dac212008-06-26 14:06:52 -0500233#define CONFIG_NAND_FSL_ELBC 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200234#define CONFIG_SYS_NAND_BLOCK_SIZE 16384
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500235#define CONFIG_SYS_NAND_WINDOW_SIZE (32 * 1024)
Scott Woodb71689b2008-06-30 14:13:28 -0500236
Mario Six7299dec2019-01-21 09:17:36 +0100237#define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_NAND_BASE \
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500238 | BR_DECC_CHK_GEN /* Use HW ECC */ \
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500239 | BR_PS_8 /* 8 bit port */ \
Wolfgang Denk48923392007-05-16 01:16:53 +0200240 | BR_MS_FCM /* MSEL = FCM */ \
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500241 | BR_V) /* valid */
Mario Six7299dec2019-01-21 09:17:36 +0100242#define CONFIG_SYS_OR0_PRELIM \
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500243 (P2SZ_TO_AM(CONFIG_SYS_NAND_WINDOW_SIZE) \
Scott Wood865b8ae2007-04-16 14:54:15 -0500244 | OR_FCM_CSCT \
245 | OR_FCM_CST \
246 | OR_FCM_CHT \
247 | OR_FCM_SCY_1 \
248 | OR_FCM_TRLX \
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500249 | OR_FCM_EHTR)
Scott Wood865b8ae2007-04-16 14:54:15 -0500250 /* 0xFFFF8396 */
Scott Woodb71689b2008-06-30 14:13:28 -0500251
Mario Six7299dec2019-01-21 09:17:36 +0100252/* Still needed for spl_minimal.c */
253#define CONFIG_SYS_NAND_BR_PRELIM CONFIG_SYS_BR0_PRELIM
254#define CONFIG_SYS_NAND_OR_PRELIM CONFIG_SYS_OR0_PRELIM
Scott Woodb71689b2008-06-30 14:13:28 -0500255
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200256#define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_NAND_BASE
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500257#define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_32KB)
Scott Wood865b8ae2007-04-16 14:54:15 -0500258
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200259#define CONFIG_SYS_NAND_LBLAWBAR_PRELIM CONFIG_SYS_LBLAWBAR1_PRELIM
260#define CONFIG_SYS_NAND_LBLAWAR_PRELIM CONFIG_SYS_LBLAWAR1_PRELIM
Scott Woodb71689b2008-06-30 14:13:28 -0500261
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500262/* local bus write LED / read status buffer (BCSR) mapping */
263#define CONFIG_SYS_BCSR_ADDR 0xFA000000
264#define CONFIG_SYS_BCSR_SIZE (32 * 1024) /* 0x00008000 */
265 /* map at 0xFA000000 on LCS3 */
266#define CONFIG_SYS_BR3_PRELIM (CONFIG_SYS_BCSR_ADDR \
267 | BR_PS_8 /* 8 bit port */ \
268 | BR_MS_GPCM /* MSEL = GPCM */ \
269 | BR_V) /* valid */
270 /* 0xFA000801 */
271#define CONFIG_SYS_OR3_PRELIM (P2SZ_TO_AM(CONFIG_SYS_BCSR_SIZE) \
272 | OR_GPCM_CSNT \
273 | OR_GPCM_ACS_DIV2 \
274 | OR_GPCM_XACS \
275 | OR_GPCM_SCY_15 \
276 | OR_GPCM_TRLX_SET \
277 | OR_GPCM_EHTR_SET \
278 | OR_GPCM_EAD)
279 /* 0xFFFF8FF7 */
280#define CONFIG_SYS_LBLAWBAR3_PRELIM CONFIG_SYS_BCSR_ADDR
281#define CONFIG_SYS_LBLAWAR3_PRELIM (LBLAWAR_EN | LBLAWAR_32KB)
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600282
283/* Vitesse 7385 */
284
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600285#ifdef CONFIG_VSC7385_ENET
286
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500287 /* VSC7385 Base address on LCS2 */
288#define CONFIG_SYS_VSC7385_BASE 0xF0000000
289#define CONFIG_SYS_VSC7385_SIZE (128 * 1024) /* 0x00020000 */
290
291#define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_VSC7385_BASE \
292 | BR_PS_8 /* 8 bit port */ \
293 | BR_MS_GPCM /* MSEL = GPCM */ \
294 | BR_V) /* valid */
295#define CONFIG_SYS_OR2_PRELIM (P2SZ_TO_AM(CONFIG_SYS_VSC7385_SIZE) \
296 | OR_GPCM_CSNT \
297 | OR_GPCM_XACS \
298 | OR_GPCM_SCY_15 \
299 | OR_GPCM_SETA \
300 | OR_GPCM_TRLX_SET \
301 | OR_GPCM_EHTR_SET \
302 | OR_GPCM_EAD)
303 /* 0xFFFE09FF */
304
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500305 /* Access window base at VSC7385 base */
306#define CONFIG_SYS_LBLAWBAR2_PRELIM CONFIG_SYS_VSC7385_BASE
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500307#define CONFIG_SYS_LBLAWAR2_PRELIM (LBLAWAR_EN | LBLAWAR_128KB)
Scott Wood865b8ae2007-04-16 14:54:15 -0500308
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600309#endif
Scott Wood865b8ae2007-04-16 14:54:15 -0500310
Joe Hershberger37dabcc2011-11-11 15:55:38 -0600311#define CONFIG_MPC83XX_GPIO 1
Joe Hershberger37dabcc2011-11-11 15:55:38 -0600312
Scott Wood865b8ae2007-04-16 14:54:15 -0500313/*
314 * Serial Port
315 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200316#define CONFIG_SYS_NS16550_SERIAL
317#define CONFIG_SYS_NS16550_REG_SIZE 1
Scott Wood865b8ae2007-04-16 14:54:15 -0500318
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200319#define CONFIG_SYS_BAUDRATE_TABLE \
Scott Wood865b8ae2007-04-16 14:54:15 -0500320 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
321
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200322#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
323#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
Scott Wood865b8ae2007-04-16 14:54:15 -0500324
Scott Wood865b8ae2007-04-16 14:54:15 -0500325/* I2C */
Heiko Schocherf2850742012-10-24 13:48:22 +0200326#define CONFIG_SYS_I2C
327#define CONFIG_SYS_I2C_FSL
328#define CONFIG_SYS_FSL_I2C_SPEED 400000
329#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
330#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
331#define CONFIG_SYS_FSL_I2C2_SPEED 400000
332#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
333#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
334#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
Scott Wood865b8ae2007-04-16 14:54:15 -0500335
Scott Wood865b8ae2007-04-16 14:54:15 -0500336/*
337 * General PCI
338 * Addresses are mapped 1-1.
339 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200340#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
341#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
342#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
343#define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000
344#define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
345#define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
346#define CONFIG_SYS_PCI1_IO_BASE 0x00000000
347#define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000
348#define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
Scott Wood865b8ae2007-04-16 14:54:15 -0500349
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200350#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
Scott Wood865b8ae2007-04-16 14:54:15 -0500351
352/*
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600353 * TSEC
Scott Wood865b8ae2007-04-16 14:54:15 -0500354 */
Scott Wood865b8ae2007-04-16 14:54:15 -0500355
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600356#define CONFIG_GMII /* MII PHY management */
Scott Wood865b8ae2007-04-16 14:54:15 -0500357
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600358#ifdef CONFIG_TSEC1
359#define CONFIG_HAS_ETH0
Kim Phillips177e58f2007-05-16 16:52:19 -0500360#define CONFIG_TSEC1_NAME "TSEC0"
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200361#define CONFIG_SYS_TSEC1_OFFSET 0x24000
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600362#define TSEC1_PHY_ADDR 0x1c
363#define TSEC1_FLAGS TSEC_GIGABIT
364#define TSEC1_PHYIDX 0
365#endif
366
367#ifdef CONFIG_TSEC2
368#define CONFIG_HAS_ETH1
Kim Phillips177e58f2007-05-16 16:52:19 -0500369#define CONFIG_TSEC2_NAME "TSEC1"
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200370#define CONFIG_SYS_TSEC2_OFFSET 0x25000
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600371#define TSEC2_PHY_ADDR 4
372#define TSEC2_FLAGS TSEC_GIGABIT
373#define TSEC2_PHYIDX 0
374#endif
375
Scott Wood865b8ae2007-04-16 14:54:15 -0500376/* Options are: TSEC[0-1] */
377#define CONFIG_ETHPRIME "TSEC1"
378
379/*
380 * Configure on-board RTC
381 */
382#define CONFIG_RTC_DS1337
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200383#define CONFIG_SYS_I2C_RTC_ADDR 0x68
Scott Wood865b8ae2007-04-16 14:54:15 -0500384
385/*
386 * Environment
387 */
Mario Six7299dec2019-01-21 09:17:36 +0100388#define CONFIG_ENV_OFFSET (512 * 1024)
389#define CONFIG_ENV_SECT_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
390#define CONFIG_ENV_SIZE CONFIG_ENV_SECT_SIZE
391#define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
392#define CONFIG_ENV_RANGE (CONFIG_ENV_SECT_SIZE * 4)
393#define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + CONFIG_ENV_RANGE)
Scott Wood865b8ae2007-04-16 14:54:15 -0500394
395#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200396#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Scott Wood865b8ae2007-04-16 14:54:15 -0500397
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500398/*
Jon Loeliger5c4ddae2007-07-10 10:12:10 -0500399 * BOOTP options
400 */
401#define CONFIG_BOOTP_BOOTFILESIZE
Jon Loeliger5c4ddae2007-07-10 10:12:10 -0500402
Jon Loeliger5c4ddae2007-07-10 10:12:10 -0500403/*
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500404 * Command line configuration.
405 */
Scott Wood865b8ae2007-04-16 14:54:15 -0500406
Scott Wood865b8ae2007-04-16 14:54:15 -0500407/*
408 * Miscellaneous configurable options
409 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200410#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200411#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Scott Wood865b8ae2007-04-16 14:54:15 -0500412
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500413 /* Boot Argument Buffer Size */
414#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
Scott Wood865b8ae2007-04-16 14:54:15 -0500415
416/*
417 * For booting Linux, the board info and command line data
Ira W. Snyderc5a22d02010-09-10 15:42:32 -0700418 * have to be in the first 256 MB of memory, since this is
Scott Wood865b8ae2007-04-16 14:54:15 -0500419 * the maximum mapped by the Linux kernel during initialization.
420 */
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500421 /* Initial Memory map for Linux*/
422#define CONFIG_SYS_BOOTMAPSZ (256 << 20)
Kevin Hao9c747962016-07-08 11:25:15 +0800423#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Scott Wood865b8ae2007-04-16 14:54:15 -0500424
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200425#define CONFIG_SYS_RCWH_PCIHOST 0x80000000 /* PCIHOST */
Scott Wood865b8ae2007-04-16 14:54:15 -0500426
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200427#ifdef CONFIG_SYS_66MHZ
Scott Wood865b8ae2007-04-16 14:54:15 -0500428
429/* 66MHz IN, 133MHz CSB, 266 DDR, 266 CORE */
430/* 0x62040000 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200431#define CONFIG_SYS_HRCW_LOW (\
Scott Wood865b8ae2007-04-16 14:54:15 -0500432 0x20000000 /* reserved, must be set */ |\
433 HRCWL_DDRCM |\
434 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
435 HRCWL_DDR_TO_SCB_CLK_2X1 |\
436 HRCWL_CSB_TO_CLKIN_2X1 |\
437 HRCWL_CORE_TO_CSB_2X1)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200438#elif defined(CONFIG_SYS_33MHZ)
Scott Wood865b8ae2007-04-16 14:54:15 -0500439
440/* 33MHz IN, 165MHz CSB, 330 DDR, 330 CORE */
441/* 0x65040000 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200442#define CONFIG_SYS_HRCW_LOW (\
Scott Wood865b8ae2007-04-16 14:54:15 -0500443 0x20000000 /* reserved, must be set */ |\
444 HRCWL_DDRCM |\
445 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
446 HRCWL_DDR_TO_SCB_CLK_2X1 |\
447 HRCWL_CSB_TO_CLKIN_5X1 |\
448 HRCWL_CORE_TO_CSB_2X1)
Scott Wood865b8ae2007-04-16 14:54:15 -0500449#endif
450
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200451#define CONFIG_SYS_HRCW_HIGH_BASE (\
Scott Wood865b8ae2007-04-16 14:54:15 -0500452 HRCWH_PCI_HOST |\
453 HRCWH_PCI1_ARBITER_ENABLE |\
454 HRCWH_CORE_ENABLE |\
Scott Wood865b8ae2007-04-16 14:54:15 -0500455 HRCWH_BOOTSEQ_DISABLE |\
456 HRCWH_SW_WATCHDOG_DISABLE |\
Scott Wood865b8ae2007-04-16 14:54:15 -0500457 HRCWH_TSEC1M_IN_RGMII |\
458 HRCWH_TSEC2M_IN_RGMII |\
Scott Woodb71689b2008-06-30 14:13:28 -0500459 HRCWH_BIG_ENDIAN)
460
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200461#define CONFIG_SYS_HRCW_HIGH (CONFIG_SYS_HRCW_HIGH_BASE |\
Wolfgang Denk74e0dde2008-08-14 14:41:06 +0200462 HRCWH_FROM_0XFFF00100 |\
463 HRCWH_ROM_LOC_NAND_SP_8BIT |\
464 HRCWH_RL_EXT_NAND)
Mario Sixd10f3182019-01-21 09:17:53 +0100465#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0))
Scott Wood865b8ae2007-04-16 14:54:15 -0500466
467/* System IO Config */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200468#define CONFIG_SYS_SICRH (SICRH_TSOBI1 | SICRH_TSOBI2) /* RGMII */
Joe Hershberger37dabcc2011-11-11 15:55:38 -0600469 /* Enable Internal USB Phy and GPIO on LCD Connector */
470#define CONFIG_SYS_SICRL (SICRL_USBDR_10 | SICRL_LBC)
Scott Wood865b8ae2007-04-16 14:54:15 -0500471
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200472#define CONFIG_SYS_HID0_INIT 0x000000000
473#define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \
Kim Phillipsf3c7cd92010-04-20 19:37:54 -0500474 HID0_ENABLE_INSTRUCTION_CACHE | \
475 HID0_ENABLE_DYNAMIC_POWER_MANAGMENT)
Scott Wood865b8ae2007-04-16 14:54:15 -0500476
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200477#define CONFIG_SYS_HID2 HID2_HBE
Scott Wood865b8ae2007-04-16 14:54:15 -0500478
Becky Bruce03ea1be2008-05-08 19:02:12 -0500479#define CONFIG_HIGH_BATS 1 /* High BATs supported */
480
Scott Wood865b8ae2007-04-16 14:54:15 -0500481/* DDR @ 0x00000000 */
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500482#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_RW)
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500483#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \
484 | BATU_BL_256M \
485 | BATU_VS \
486 | BATU_VP)
Scott Wood865b8ae2007-04-16 14:54:15 -0500487
488/* PCI @ 0x80000000 */
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500489#define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_BASE | BATL_PP_RW)
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500490#define CONFIG_SYS_IBAT1U (CONFIG_SYS_PCI1_MEM_BASE \
491 | BATU_BL_256M \
492 | BATU_VS \
493 | BATU_VP)
494#define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_MMIO_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500495 | BATL_PP_RW \
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500496 | BATL_CACHEINHIBIT \
497 | BATL_GUARDEDSTORAGE)
498#define CONFIG_SYS_IBAT2U (CONFIG_SYS_PCI1_MMIO_BASE \
499 | BATU_BL_256M \
500 | BATU_VS \
501 | BATU_VP)
Scott Wood865b8ae2007-04-16 14:54:15 -0500502
503/* PCI2 not supported on 8313 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200504#define CONFIG_SYS_IBAT3L (0)
505#define CONFIG_SYS_IBAT3U (0)
506#define CONFIG_SYS_IBAT4L (0)
507#define CONFIG_SYS_IBAT4U (0)
Scott Wood865b8ae2007-04-16 14:54:15 -0500508
509/* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 & BCSR @ 0xE2400000 */
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500510#define CONFIG_SYS_IBAT5L (CONFIG_SYS_IMMR \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500511 | BATL_PP_RW \
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500512 | BATL_CACHEINHIBIT \
513 | BATL_GUARDEDSTORAGE)
514#define CONFIG_SYS_IBAT5U (CONFIG_SYS_IMMR \
515 | BATU_BL_256M \
516 | BATU_VS \
517 | BATU_VP)
Scott Wood865b8ae2007-04-16 14:54:15 -0500518
519/* SDRAM @ 0xF0000000, stack in DCACHE 0xFDF00000 & FLASH @ 0xFE000000 */
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500520#define CONFIG_SYS_IBAT6L (0xF0000000 | BATL_PP_RW | BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200521#define CONFIG_SYS_IBAT6U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
Scott Wood865b8ae2007-04-16 14:54:15 -0500522
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200523#define CONFIG_SYS_IBAT7L (0)
524#define CONFIG_SYS_IBAT7U (0)
Scott Wood865b8ae2007-04-16 14:54:15 -0500525
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200526#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
527#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
528#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
529#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
530#define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
531#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
532#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
533#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
534#define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
535#define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
536#define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
537#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
538#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
539#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
540#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
541#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
Scott Wood865b8ae2007-04-16 14:54:15 -0500542
543/*
Scott Wood865b8ae2007-04-16 14:54:15 -0500544 * Environment Configuration
545 */
546#define CONFIG_ENV_OVERWRITE
547
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500548#define CONFIG_NETDEV "eth1"
Scott Wood865b8ae2007-04-16 14:54:15 -0500549
Mario Six790d8442018-03-28 14:38:20 +0200550#define CONFIG_HOSTNAME "mpc8313erdb"
Joe Hershberger257ff782011-10-13 13:03:47 +0000551#define CONFIG_ROOTPATH "/nfs/root/path"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000552#define CONFIG_BOOTFILE "uImage"
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500553 /* U-Boot image on TFTP server */
554#define CONFIG_UBOOTPATH "u-boot.bin"
555#define CONFIG_FDTFILE "mpc8313erdb.dtb"
Scott Wood865b8ae2007-04-16 14:54:15 -0500556
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500557 /* default location for tftp and bootm */
558#define CONFIG_LOADADDR 800000
Scott Wood865b8ae2007-04-16 14:54:15 -0500559
Scott Wood865b8ae2007-04-16 14:54:15 -0500560#define CONFIG_EXTRA_ENV_SETTINGS \
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500561 "netdev=" CONFIG_NETDEV "\0" \
Scott Wood865b8ae2007-04-16 14:54:15 -0500562 "ethprime=TSEC1\0" \
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500563 "uboot=" CONFIG_UBOOTPATH "\0" \
Wolfgang Denka1be4762008-05-20 16:00:29 +0200564 "tftpflash=tftpboot $loadaddr $uboot; " \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200565 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
566 " +$filesize; " \
567 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
568 " +$filesize; " \
569 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
570 " $filesize; " \
571 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
572 " +$filesize; " \
573 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
574 " $filesize\0" \
Kim Phillipsfd3a3fc2009-08-21 16:34:38 -0500575 "fdtaddr=780000\0" \
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500576 "fdtfile=" CONFIG_FDTFILE "\0" \
Scott Wood865b8ae2007-04-16 14:54:15 -0500577 "console=ttyS0\0" \
578 "setbootargs=setenv bootargs " \
579 "root=$rootdev rw console=$console,$baudrate $othbootargs\0" \
Wolfgang Denka1be4762008-05-20 16:00:29 +0200580 "setipargs=setenv bootargs nfsroot=$serverip:$rootpath " \
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500581 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:"\
582 "$netdev:off " \
Scott Wood865b8ae2007-04-16 14:54:15 -0500583 "root=$rootdev rw console=$console,$baudrate $othbootargs\0"
584
585#define CONFIG_NFSBOOTCOMMAND \
586 "setenv rootdev /dev/nfs;" \
Wolfgang Denka1be4762008-05-20 16:00:29 +0200587 "run setbootargs;" \
588 "run setipargs;" \
Scott Wood865b8ae2007-04-16 14:54:15 -0500589 "tftp $loadaddr $bootfile;" \
590 "tftp $fdtaddr $fdtfile;" \
591 "bootm $loadaddr - $fdtaddr"
592
593#define CONFIG_RAMBOOTCOMMAND \
594 "setenv rootdev /dev/ram;" \
595 "run setbootargs;" \
596 "tftp $ramdiskaddr $ramdiskfile;" \
597 "tftp $loadaddr $bootfile;" \
598 "tftp $fdtaddr $fdtfile;" \
599 "bootm $loadaddr $ramdiskaddr $fdtaddr"
600
Scott Wood865b8ae2007-04-16 14:54:15 -0500601#endif /* __CONFIG_H */