blob: 93e1b1b1afe5836092dfa35475dee8c70ceffd71 [file] [log] [blame]
Scott Wood865b8ae2007-04-16 14:54:15 -05001/*
Scott Wood3f53f1a2010-08-30 18:04:52 -05002 * Copyright (C) Freescale Semiconductor, Inc. 2006, 2010.
Scott Wood865b8ae2007-04-16 14:54:15 -05003 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
Scott Wood865b8ae2007-04-16 14:54:15 -050021 */
22/*
23 * mpc8313epb board configuration file
24 */
25
26#ifndef __CONFIG_H
27#define __CONFIG_H
28
29/*
30 * High Level Configuration Options
31 */
32#define CONFIG_E300 1
Peter Tyser62e73982009-05-22 17:23:24 -050033#define CONFIG_MPC83xx 1
Peter Tyser72f2d392009-05-22 17:23:25 -050034#define CONFIG_MPC831x 1
Scott Wood865b8ae2007-04-16 14:54:15 -050035#define CONFIG_MPC8313 1
36#define CONFIG_MPC8313ERDB 1
37
Scott Woodf60c06e2010-11-24 13:28:40 +000038#define CONFIG_SYS_NAND_U_BOOT_SIZE (512 << 10)
39#define CONFIG_SYS_NAND_U_BOOT_DST 0x00100000
40#define CONFIG_SYS_NAND_U_BOOT_START 0x00100100
41#define CONFIG_SYS_NAND_U_BOOT_OFFS 16384
42#define CONFIG_SYS_NAND_U_BOOT_RELOC 0x00010000
43#define CONFIG_SYS_NAND_U_BOOT_RELOC_SP (CONFIG_SYS_NAND_U_BOOT_RELOC + 0x10000)
44
45#ifdef CONFIG_NAND_U_BOOT
46#define CONFIG_SYS_TEXT_BASE 0x00100000 /* CONFIG_SYS_NAND_U_BOOT_DST */
47#define CONFIG_SYS_TEXT_BASE_SPL 0xfff00000
48#ifdef CONFIG_NAND_SPL
49#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE_SPL /* start of monitor */
50#endif /* CONFIG_NAND_SPL */
51#endif /* CONFIG_NAND_U_BOOT */
52
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020053#ifndef CONFIG_SYS_TEXT_BASE
54#define CONFIG_SYS_TEXT_BASE 0xFE000000
55#endif
56
Scott Woodf60c06e2010-11-24 13:28:40 +000057#ifndef CONFIG_SYS_MONITOR_BASE
58#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
59#endif
60
Scott Wood865b8ae2007-04-16 14:54:15 -050061#define CONFIG_PCI
Becky Brucedfe6e232010-06-17 11:37:18 -050062#define CONFIG_FSL_ELBC 1
Scott Wood865b8ae2007-04-16 14:54:15 -050063
Timur Tabi3e1d49a2008-02-08 13:15:55 -060064#define CONFIG_MISC_INIT_R
65
66/*
67 * On-board devices
York Sun224069c2008-05-15 15:26:27 -050068 *
69 * TSEC1 is VSC switch
70 * TSEC2 is SoC TSEC
Timur Tabi3e1d49a2008-02-08 13:15:55 -060071 */
72#define CONFIG_VSC7385_ENET
York Sun224069c2008-05-15 15:26:27 -050073#define CONFIG_TSEC2
Timur Tabi3e1d49a2008-02-08 13:15:55 -060074
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020075#ifdef CONFIG_SYS_66MHZ
Kim Phillipsffc21c02007-04-25 12:34:38 -050076#define CONFIG_83XX_CLKIN 66666667 /* in Hz */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020077#elif defined(CONFIG_SYS_33MHZ)
Kim Phillipsffc21c02007-04-25 12:34:38 -050078#define CONFIG_83XX_CLKIN 33333333 /* in Hz */
Scott Wood865b8ae2007-04-16 14:54:15 -050079#else
80#error Unknown oscillator frequency.
81#endif
82
83#define CONFIG_SYS_CLK_FREQ CONFIG_83XX_CLKIN
84
85#define CONFIG_BOARD_EARLY_INIT_F /* call board_pre_init */
86
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020087#define CONFIG_SYS_IMMR 0xE0000000
Scott Wood865b8ae2007-04-16 14:54:15 -050088
Scott Woodb71689b2008-06-30 14:13:28 -050089#if defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020090#define CONFIG_DEFAULT_IMMR CONFIG_SYS_IMMR
Scott Woodb71689b2008-06-30 14:13:28 -050091#endif
92
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020093#define CONFIG_SYS_MEMTEST_START 0x00001000
94#define CONFIG_SYS_MEMTEST_END 0x07f00000
Scott Wood865b8ae2007-04-16 14:54:15 -050095
96/* Early revs of this board will lock up hard when attempting
97 * to access the PMC registers, unless a JTAG debugger is
98 * connected, or some resistor modifications are made.
99 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200100#define CONFIG_SYS_8313ERDB_BROKEN_PMC 1
Scott Wood865b8ae2007-04-16 14:54:15 -0500101
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200102#define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */
103#define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */
Scott Wood865b8ae2007-04-16 14:54:15 -0500104
105/*
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600106 * Device configurations
107 */
108
109/* Vitesse 7385 */
110
111#ifdef CONFIG_VSC7385_ENET
112
York Sun224069c2008-05-15 15:26:27 -0500113#define CONFIG_TSEC1
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600114
115/* The flash address and size of the VSC7385 firmware image */
116#define CONFIG_VSC7385_IMAGE 0xFE7FE000
117#define CONFIG_VSC7385_IMAGE_SIZE 8192
118
119#endif
120
121/*
Scott Wood865b8ae2007-04-16 14:54:15 -0500122 * DDR Setup
123 */
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500124#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200125#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
126#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
Scott Wood865b8ae2007-04-16 14:54:15 -0500127
128/*
129 * Manually set up DDR parameters, as this board does not
130 * seem to have the SPD connected to I2C.
131 */
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500132#define CONFIG_SYS_DDR_SIZE 128 /* MB */
133#define CONFIG_SYS_DDR_CONFIG (CSCONFIG_EN \
Joe Hershbergercc03b802011-10-11 23:57:29 -0500134 | CSCONFIG_ODT_RD_NEVER \
135 | CSCONFIG_ODT_WR_ONLY_CURRENT \
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500136 | CSCONFIG_ROW_BIT_13 \
137 | CSCONFIG_COL_BIT_10)
Poonam Aggrwalff452842008-01-14 09:41:14 +0530138 /* 0x80010102 */
Scott Wood865b8ae2007-04-16 14:54:15 -0500139
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200140#define CONFIG_SYS_DDR_TIMING_3 0x00000000
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500141#define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
142 | (0 << TIMING_CFG0_WRT_SHIFT) \
143 | (0 << TIMING_CFG0_RRT_SHIFT) \
144 | (0 << TIMING_CFG0_WWT_SHIFT) \
145 | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
146 | (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
147 | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
148 | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
Scott Wood865b8ae2007-04-16 14:54:15 -0500149 /* 0x00220802 */
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500150#define CONFIG_SYS_DDR_TIMING_1 ((3 << TIMING_CFG1_PRETOACT_SHIFT) \
151 | (8 << TIMING_CFG1_ACTTOPRE_SHIFT) \
152 | (3 << TIMING_CFG1_ACTTORW_SHIFT) \
153 | (5 << TIMING_CFG1_CASLAT_SHIFT) \
154 | (10 << TIMING_CFG1_REFREC_SHIFT) \
155 | (3 << TIMING_CFG1_WRREC_SHIFT) \
156 | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
157 | (2 << TIMING_CFG1_WRTORD_SHIFT))
Poonam Aggrwalff452842008-01-14 09:41:14 +0530158 /* 0x3835a322 */
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500159#define CONFIG_SYS_DDR_TIMING_2 ((1 << TIMING_CFG2_ADD_LAT_SHIFT) \
160 | (5 << TIMING_CFG2_CPO_SHIFT) \
161 | (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
162 | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
163 | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
164 | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
165 | (6 << TIMING_CFG2_FOUR_ACT_SHIFT))
Poonam Aggrwalff452842008-01-14 09:41:14 +0530166 /* 0x129048c6 */ /* P9-45,may need tuning */
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500167#define CONFIG_SYS_DDR_INTERVAL ((1296 << SDRAM_INTERVAL_REFINT_SHIFT) \
168 | (1280 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
Poonam Aggrwalff452842008-01-14 09:41:14 +0530169 /* 0x05100500 */
Scott Wood865b8ae2007-04-16 14:54:15 -0500170#if defined(CONFIG_DDR_2T_TIMING)
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500171#define CONFIG_SYS_SDRAM_CFG (SDRAM_CFG_SREN \
Kim Phillips3b9c20f2007-08-16 22:52:48 -0500172 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
Joe Hershbergercc03b802011-10-11 23:57:29 -0500173 | SDRAM_CFG_DBW_32 \
174 | SDRAM_CFG_2T_EN)
175 /* 0x43088000 */
Scott Wood865b8ae2007-04-16 14:54:15 -0500176#else
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500177#define CONFIG_SYS_SDRAM_CFG (SDRAM_CFG_SREN \
Kim Phillips3b9c20f2007-08-16 22:52:48 -0500178 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
Joe Hershbergercc03b802011-10-11 23:57:29 -0500179 | SDRAM_CFG_DBW_32)
Scott Wood865b8ae2007-04-16 14:54:15 -0500180 /* 0x43080000 */
181#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200182#define CONFIG_SYS_SDRAM_CFG2 0x00401000
Scott Wood865b8ae2007-04-16 14:54:15 -0500183/* set burst length to 8 for 32-bit data path */
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500184#define CONFIG_SYS_DDR_MODE ((0x4448 << SDRAM_MODE_ESD_SHIFT) \
185 | (0x0632 << SDRAM_MODE_SD_SHIFT))
Poonam Aggrwalff452842008-01-14 09:41:14 +0530186 /* 0x44480632 */
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500187#define CONFIG_SYS_DDR_MODE_2 0x8000C000
Scott Wood865b8ae2007-04-16 14:54:15 -0500188
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200189#define CONFIG_SYS_DDR_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
Scott Wood865b8ae2007-04-16 14:54:15 -0500190 /*0x02000000*/
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500191#define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_EN \
Scott Wood865b8ae2007-04-16 14:54:15 -0500192 | DDRCDR_PZ_NOMZ \
193 | DDRCDR_NZ_NOMZ \
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500194 | DDRCDR_M_ODR)
Scott Wood865b8ae2007-04-16 14:54:15 -0500195
196/*
197 * FLASH on the Local Bus
198 */
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500199#define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
200#define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200201#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* start of FLASH */
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500202#define CONFIG_SYS_FLASH_SIZE 8 /* flash size in MB */
203#define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */
204#define CONFIG_SYS_FLASH_EMPTY_INFO /* display empty sectors */
205#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE /* buffer up multiple bytes */
Scott Wood865b8ae2007-04-16 14:54:15 -0500206
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500207#define CONFIG_SYS_NOR_BR_PRELIM (CONFIG_SYS_FLASH_BASE \
208 | (2 << BR_PS_SHIFT) /* 16 bit port */ \
209 | BR_V) /* valid */
210#define CONFIG_SYS_NOR_OR_PRELIM (0xFF800000 /* 8 MByte */ \
Scott Wood865b8ae2007-04-16 14:54:15 -0500211 | OR_GPCM_XACS \
212 | OR_GPCM_SCY_9 \
213 | OR_GPCM_EHTR \
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500214 | OR_GPCM_EAD)
Scott Wood865b8ae2007-04-16 14:54:15 -0500215 /* 0xFF006FF7 TODO SLOW 16 MB flash size */
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500216 /* window base at flash base */
217#define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200218#define CONFIG_SYS_LBLAWAR0_PRELIM 0x80000017 /* 16 MB window size */
Scott Wood865b8ae2007-04-16 14:54:15 -0500219
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500220#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
221#define CONFIG_SYS_MAX_FLASH_SECT 135 /* sectors per device */
Scott Wood865b8ae2007-04-16 14:54:15 -0500222
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200223#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
224#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Scott Wood865b8ae2007-04-16 14:54:15 -0500225
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500226#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) && \
227 !defined(CONFIG_NAND_SPL)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200228#define CONFIG_SYS_RAMBOOT
Scott Wood865b8ae2007-04-16 14:54:15 -0500229#endif
230
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200231#define CONFIG_SYS_INIT_RAM_LOCK 1
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500232#define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000 /* Initial RAM addr */
233#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM*/
Scott Wood865b8ae2007-04-16 14:54:15 -0500234
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500235#define CONFIG_SYS_GBL_DATA_OFFSET \
236 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200237#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Scott Wood865b8ae2007-04-16 14:54:15 -0500238
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200239/* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500240#define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Mon */
241#define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
Scott Wood865b8ae2007-04-16 14:54:15 -0500242
243/*
244 * Local Bus LCRR and LBCR regs
245 */
Kim Phillips328040a2009-09-25 18:19:44 -0500246#define CONFIG_SYS_LCRR_EADC LCRR_EADC_1
247#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_4
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500248#define CONFIG_SYS_LBC_LBCR (0x00040000 /* TODO */ \
249 | (0xFF << LBCR_BMT_SHIFT) \
250 | 0xF) /* 0x0004ff0f */
Scott Wood865b8ae2007-04-16 14:54:15 -0500251
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500252 /* LB refresh timer prescal, 266MHz/32 */
253#define CONFIG_SYS_LBC_MRTPR 0x20000000 /*TODO */
Scott Wood865b8ae2007-04-16 14:54:15 -0500254
Marcel Ziswileraea68562007-12-30 03:30:46 +0100255/* drivers/mtd/nand/nand.c */
Scott Woodb71689b2008-06-30 14:13:28 -0500256#ifdef CONFIG_NAND_SPL
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200257#define CONFIG_SYS_NAND_BASE 0xFFF00000
Scott Woodb71689b2008-06-30 14:13:28 -0500258#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200259#define CONFIG_SYS_NAND_BASE 0xE2800000
Scott Woodb71689b2008-06-30 14:13:28 -0500260#endif
261
Scott Wood3f53f1a2010-08-30 18:04:52 -0500262#define CONFIG_MTD_DEVICE
263#define CONFIG_MTD_PARTITION
264#define CONFIG_CMD_MTDPARTS
265#define MTDIDS_DEFAULT "nand0=e2800000.flash"
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500266#define MTDPARTS_DEFAULT \
Scott Wood3f53f1a2010-08-30 18:04:52 -0500267 "mtdparts=e0600000.flash:512k(uboot),128k(env),3m@1m(kernel),-(fs)"
268
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200269#define CONFIG_SYS_MAX_NAND_DEVICE 1
Scott Wood865b8ae2007-04-16 14:54:15 -0500270#define CONFIG_MTD_NAND_VERIFY_WRITE
Scott Woodb7dac212008-06-26 14:06:52 -0500271#define CONFIG_CMD_NAND 1
272#define CONFIG_NAND_FSL_ELBC 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200273#define CONFIG_SYS_NAND_BLOCK_SIZE 16384
Scott Woodb71689b2008-06-30 14:13:28 -0500274
Scott Wood865b8ae2007-04-16 14:54:15 -0500275
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500276#define CONFIG_SYS_NAND_BR_PRELIM (CONFIG_SYS_NAND_BASE \
Wolfgang Denk48923392007-05-16 01:16:53 +0200277 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500278 | BR_PS_8 /* 8 bit port */ \
Wolfgang Denk48923392007-05-16 01:16:53 +0200279 | BR_MS_FCM /* MSEL = FCM */ \
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500280 | BR_V) /* valid */
281#define CONFIG_SYS_NAND_OR_PRELIM (0xFFFF8000 /* length 32K */ \
Scott Wood865b8ae2007-04-16 14:54:15 -0500282 | OR_FCM_CSCT \
283 | OR_FCM_CST \
284 | OR_FCM_CHT \
285 | OR_FCM_SCY_1 \
286 | OR_FCM_TRLX \
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500287 | OR_FCM_EHTR)
Scott Wood865b8ae2007-04-16 14:54:15 -0500288 /* 0xFFFF8396 */
Scott Woodb71689b2008-06-30 14:13:28 -0500289
290#ifdef CONFIG_NAND_U_BOOT
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200291#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM
292#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM
293#define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NOR_BR_PRELIM
294#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NOR_OR_PRELIM
Scott Woodb71689b2008-06-30 14:13:28 -0500295#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200296#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NOR_BR_PRELIM
297#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NOR_OR_PRELIM
298#define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NAND_BR_PRELIM
299#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NAND_OR_PRELIM
Scott Woodb71689b2008-06-30 14:13:28 -0500300#endif
301
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200302#define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_NAND_BASE
303#define CONFIG_SYS_LBLAWAR1_PRELIM 0x8000000E /* 32KB */
Scott Wood865b8ae2007-04-16 14:54:15 -0500304
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200305#define CONFIG_SYS_NAND_LBLAWBAR_PRELIM CONFIG_SYS_LBLAWBAR1_PRELIM
306#define CONFIG_SYS_NAND_LBLAWAR_PRELIM CONFIG_SYS_LBLAWAR1_PRELIM
Scott Woodb71689b2008-06-30 14:13:28 -0500307
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600308/* local bus read write buffer mapping */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200309#define CONFIG_SYS_BR3_PRELIM 0xFA000801 /* map at 0xFA000000 */
310#define CONFIG_SYS_OR3_PRELIM 0xFFFF8FF7 /* 32kB */
311#define CONFIG_SYS_LBLAWBAR3_PRELIM 0xFA000000
312#define CONFIG_SYS_LBLAWAR3_PRELIM 0x8000000E /* 32KB */
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600313
314/* Vitesse 7385 */
315
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200316#define CONFIG_SYS_VSC7385_BASE 0xF0000000
Scott Wood865b8ae2007-04-16 14:54:15 -0500317
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600318#ifdef CONFIG_VSC7385_ENET
319
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500320 /* VSC7385 Base address */
321#define CONFIG_SYS_BR2_PRELIM 0xf0000801
322 /* VSC7385, 128K bytes*/
323#define CONFIG_SYS_OR2_PRELIM 0xfffe09ff
324 /* Access window base at VSC7385 base */
325#define CONFIG_SYS_LBLAWBAR2_PRELIM CONFIG_SYS_VSC7385_BASE
326 /* Access window size 128K */
327#define CONFIG_SYS_LBLAWAR2_PRELIM 0x80000010
Scott Wood865b8ae2007-04-16 14:54:15 -0500328
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600329#endif
Scott Wood865b8ae2007-04-16 14:54:15 -0500330
331/* pass open firmware flat tree */
Kim Phillipsc8454492007-08-15 22:30:39 -0500332#define CONFIG_OF_LIBFDT 1
Scott Wood865b8ae2007-04-16 14:54:15 -0500333#define CONFIG_OF_BOARD_SETUP 1
Kim Phillipsfd47a742007-12-20 14:09:22 -0600334#define CONFIG_OF_STDOUT_VIA_ALIAS 1
Scott Wood865b8ae2007-04-16 14:54:15 -0500335
336/*
337 * Serial Port
338 */
339#define CONFIG_CONS_INDEX 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200340#define CONFIG_SYS_NS16550
341#define CONFIG_SYS_NS16550_SERIAL
342#define CONFIG_SYS_NS16550_REG_SIZE 1
Scott Wood865b8ae2007-04-16 14:54:15 -0500343
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200344#define CONFIG_SYS_BAUDRATE_TABLE \
Scott Wood865b8ae2007-04-16 14:54:15 -0500345 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
346
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200347#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
348#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
Scott Wood865b8ae2007-04-16 14:54:15 -0500349
350/* Use the HUSH parser */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200351#define CONFIG_SYS_HUSH_PARSER
352#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
Scott Wood865b8ae2007-04-16 14:54:15 -0500353
354/* I2C */
355#define CONFIG_HARD_I2C /* I2C with hardware support*/
356#define CONFIG_FSL_I2C
357#define CONFIG_I2C_MULTI_BUS
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500358#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
359#define CONFIG_SYS_I2C_SLAVE 0x7F
360#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} } /* Don't probe these addrs */
361#define CONFIG_SYS_I2C_OFFSET 0x3000
362#define CONFIG_SYS_I2C2_OFFSET 0x3100
Scott Wood865b8ae2007-04-16 14:54:15 -0500363
Scott Wood865b8ae2007-04-16 14:54:15 -0500364/*
365 * General PCI
366 * Addresses are mapped 1-1.
367 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200368#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
369#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
370#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
371#define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000
372#define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
373#define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
374#define CONFIG_SYS_PCI1_IO_BASE 0x00000000
375#define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000
376#define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
Scott Wood865b8ae2007-04-16 14:54:15 -0500377
378#define CONFIG_PCI_PNP /* do pci plug-and-play */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200379#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
Scott Wood865b8ae2007-04-16 14:54:15 -0500380
381/*
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600382 * TSEC
Scott Wood865b8ae2007-04-16 14:54:15 -0500383 */
384#define CONFIG_TSEC_ENET /* TSEC ethernet support */
385
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600386#define CONFIG_GMII /* MII PHY management */
Scott Wood865b8ae2007-04-16 14:54:15 -0500387
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600388#ifdef CONFIG_TSEC1
389#define CONFIG_HAS_ETH0
Kim Phillips177e58f2007-05-16 16:52:19 -0500390#define CONFIG_TSEC1_NAME "TSEC0"
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200391#define CONFIG_SYS_TSEC1_OFFSET 0x24000
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600392#define TSEC1_PHY_ADDR 0x1c
393#define TSEC1_FLAGS TSEC_GIGABIT
394#define TSEC1_PHYIDX 0
395#endif
396
397#ifdef CONFIG_TSEC2
398#define CONFIG_HAS_ETH1
Kim Phillips177e58f2007-05-16 16:52:19 -0500399#define CONFIG_TSEC2_NAME "TSEC1"
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200400#define CONFIG_SYS_TSEC2_OFFSET 0x25000
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600401#define TSEC2_PHY_ADDR 4
402#define TSEC2_FLAGS TSEC_GIGABIT
403#define TSEC2_PHYIDX 0
404#endif
405
Scott Wood865b8ae2007-04-16 14:54:15 -0500406
407/* Options are: TSEC[0-1] */
408#define CONFIG_ETHPRIME "TSEC1"
409
410/*
411 * Configure on-board RTC
412 */
413#define CONFIG_RTC_DS1337
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200414#define CONFIG_SYS_I2C_RTC_ADDR 0x68
Scott Wood865b8ae2007-04-16 14:54:15 -0500415
416/*
417 * Environment
418 */
Scott Woodb71689b2008-06-30 14:13:28 -0500419#if defined(CONFIG_NAND_U_BOOT)
Jean-Christophe PLAGNIOL-VILLARDdda84dd2008-09-10 22:47:58 +0200420 #define CONFIG_ENV_IS_IN_NAND 1
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200421 #define CONFIG_ENV_OFFSET (512 * 1024)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200422 #define CONFIG_ENV_SECT_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200423 #define CONFIG_ENV_SIZE CONFIG_ENV_SECT_SIZE
424 #define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
425 #define CONFIG_ENV_RANGE (CONFIG_ENV_SECT_SIZE * 4)
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500426 #define CONFIG_ENV_OFFSET_REDUND \
427 (CONFIG_ENV_OFFSET + CONFIG_ENV_RANGE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200428#elif !defined(CONFIG_SYS_RAMBOOT)
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200429 #define CONFIG_ENV_IS_IN_FLASH 1
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500430 #define CONFIG_ENV_ADDR \
431 (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200432 #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K(one sector) for env */
433 #define CONFIG_ENV_SIZE 0x2000
Scott Wood865b8ae2007-04-16 14:54:15 -0500434
435/* Address and size of Redundant Environment Sector */
436#else
Jean-Christophe PLAGNIOL-VILLARD68a87562008-09-10 22:48:00 +0200437 #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200438 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200439 #define CONFIG_ENV_SIZE 0x2000
Scott Wood865b8ae2007-04-16 14:54:15 -0500440#endif
441
442#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200443#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Scott Wood865b8ae2007-04-16 14:54:15 -0500444
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500445/*
Jon Loeliger5c4ddae2007-07-10 10:12:10 -0500446 * BOOTP options
447 */
448#define CONFIG_BOOTP_BOOTFILESIZE
449#define CONFIG_BOOTP_BOOTPATH
450#define CONFIG_BOOTP_GATEWAY
451#define CONFIG_BOOTP_HOSTNAME
452
453
454/*
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500455 * Command line configuration.
456 */
457#include <config_cmd_default.h>
Scott Wood865b8ae2007-04-16 14:54:15 -0500458
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500459#define CONFIG_CMD_PING
460#define CONFIG_CMD_DHCP
461#define CONFIG_CMD_I2C
462#define CONFIG_CMD_MII
463#define CONFIG_CMD_DATE
464#define CONFIG_CMD_PCI
Scott Wood865b8ae2007-04-16 14:54:15 -0500465
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200466#if defined(CONFIG_SYS_RAMBOOT) && !defined(CONFIG_NAND_U_BOOT)
Mike Frysinger78dcaf42009-01-28 19:08:14 -0500467 #undef CONFIG_CMD_SAVEENV
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500468 #undef CONFIG_CMD_LOADS
Scott Wood865b8ae2007-04-16 14:54:15 -0500469#endif
470
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500471#define CONFIG_CMDLINE_EDITING 1
Kim Phillips26c16d82010-04-15 17:36:05 -0500472#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
Scott Wood865b8ae2007-04-16 14:54:15 -0500473
474/*
475 * Miscellaneous configurable options
476 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200477#define CONFIG_SYS_LONGHELP /* undef to save memory */
478#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
479#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
480#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Scott Wood865b8ae2007-04-16 14:54:15 -0500481
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500482 /* Print Buffer Size */
483#define CONFIG_SYS_PBSIZE \
484 (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
485#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
486 /* Boot Argument Buffer Size */
487#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
488#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
Scott Wood865b8ae2007-04-16 14:54:15 -0500489
490/*
491 * For booting Linux, the board info and command line data
Ira W. Snyderc5a22d02010-09-10 15:42:32 -0700492 * have to be in the first 256 MB of memory, since this is
Scott Wood865b8ae2007-04-16 14:54:15 -0500493 * the maximum mapped by the Linux kernel during initialization.
494 */
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500495 /* Initial Memory map for Linux*/
496#define CONFIG_SYS_BOOTMAPSZ (256 << 20)
Scott Wood865b8ae2007-04-16 14:54:15 -0500497
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200498#define CONFIG_SYS_RCWH_PCIHOST 0x80000000 /* PCIHOST */
Scott Wood865b8ae2007-04-16 14:54:15 -0500499
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200500#ifdef CONFIG_SYS_66MHZ
Scott Wood865b8ae2007-04-16 14:54:15 -0500501
502/* 66MHz IN, 133MHz CSB, 266 DDR, 266 CORE */
503/* 0x62040000 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200504#define CONFIG_SYS_HRCW_LOW (\
Scott Wood865b8ae2007-04-16 14:54:15 -0500505 0x20000000 /* reserved, must be set */ |\
506 HRCWL_DDRCM |\
507 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
508 HRCWL_DDR_TO_SCB_CLK_2X1 |\
509 HRCWL_CSB_TO_CLKIN_2X1 |\
510 HRCWL_CORE_TO_CSB_2X1)
511
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200512#define CONFIG_SYS_NS16550_CLK (CONFIG_83XX_CLKIN * 2)
Scott Woodb71689b2008-06-30 14:13:28 -0500513
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200514#elif defined(CONFIG_SYS_33MHZ)
Scott Wood865b8ae2007-04-16 14:54:15 -0500515
516/* 33MHz IN, 165MHz CSB, 330 DDR, 330 CORE */
517/* 0x65040000 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200518#define CONFIG_SYS_HRCW_LOW (\
Scott Wood865b8ae2007-04-16 14:54:15 -0500519 0x20000000 /* reserved, must be set */ |\
520 HRCWL_DDRCM |\
521 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
522 HRCWL_DDR_TO_SCB_CLK_2X1 |\
523 HRCWL_CSB_TO_CLKIN_5X1 |\
524 HRCWL_CORE_TO_CSB_2X1)
525
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200526#define CONFIG_SYS_NS16550_CLK (CONFIG_83XX_CLKIN * 5)
Scott Woodb71689b2008-06-30 14:13:28 -0500527
Scott Wood865b8ae2007-04-16 14:54:15 -0500528#endif
529
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200530#define CONFIG_SYS_HRCW_HIGH_BASE (\
Scott Wood865b8ae2007-04-16 14:54:15 -0500531 HRCWH_PCI_HOST |\
532 HRCWH_PCI1_ARBITER_ENABLE |\
533 HRCWH_CORE_ENABLE |\
Scott Wood865b8ae2007-04-16 14:54:15 -0500534 HRCWH_BOOTSEQ_DISABLE |\
535 HRCWH_SW_WATCHDOG_DISABLE |\
Scott Wood865b8ae2007-04-16 14:54:15 -0500536 HRCWH_TSEC1M_IN_RGMII |\
537 HRCWH_TSEC2M_IN_RGMII |\
Scott Woodb71689b2008-06-30 14:13:28 -0500538 HRCWH_BIG_ENDIAN)
539
540#ifdef CONFIG_NAND_SPL
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200541#define CONFIG_SYS_HRCW_HIGH (CONFIG_SYS_HRCW_HIGH_BASE |\
Wolfgang Denk74e0dde2008-08-14 14:41:06 +0200542 HRCWH_FROM_0XFFF00100 |\
543 HRCWH_ROM_LOC_NAND_SP_8BIT |\
544 HRCWH_RL_EXT_NAND)
Scott Woodb71689b2008-06-30 14:13:28 -0500545#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200546#define CONFIG_SYS_HRCW_HIGH (CONFIG_SYS_HRCW_HIGH_BASE |\
Wolfgang Denk74e0dde2008-08-14 14:41:06 +0200547 HRCWH_FROM_0X00000100 |\
548 HRCWH_ROM_LOC_LOCAL_16BIT |\
549 HRCWH_RL_EXT_LEGACY)
Scott Woodb71689b2008-06-30 14:13:28 -0500550#endif
Scott Wood865b8ae2007-04-16 14:54:15 -0500551
552/* System IO Config */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200553#define CONFIG_SYS_SICRH (SICRH_TSOBI1 | SICRH_TSOBI2) /* RGMII */
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500554#define CONFIG_SYS_SICRL SICRL_USBDR_10 /* Enable Internal USB Phy */
Scott Wood865b8ae2007-04-16 14:54:15 -0500555
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200556#define CONFIG_SYS_HID0_INIT 0x000000000
557#define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \
Kim Phillipsf3c7cd92010-04-20 19:37:54 -0500558 HID0_ENABLE_INSTRUCTION_CACHE | \
559 HID0_ENABLE_DYNAMIC_POWER_MANAGMENT)
Scott Wood865b8ae2007-04-16 14:54:15 -0500560
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200561#define CONFIG_SYS_HID2 HID2_HBE
Scott Wood865b8ae2007-04-16 14:54:15 -0500562
Becky Bruce03ea1be2008-05-08 19:02:12 -0500563#define CONFIG_HIGH_BATS 1 /* High BATs supported */
564
Scott Wood865b8ae2007-04-16 14:54:15 -0500565/* DDR @ 0x00000000 */
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500566#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_RW)
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500567#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \
568 | BATU_BL_256M \
569 | BATU_VS \
570 | BATU_VP)
Scott Wood865b8ae2007-04-16 14:54:15 -0500571
572/* PCI @ 0x80000000 */
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500573#define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_BASE | BATL_PP_RW)
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500574#define CONFIG_SYS_IBAT1U (CONFIG_SYS_PCI1_MEM_BASE \
575 | BATU_BL_256M \
576 | BATU_VS \
577 | BATU_VP)
578#define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_MMIO_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500579 | BATL_PP_RW \
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500580 | BATL_CACHEINHIBIT \
581 | BATL_GUARDEDSTORAGE)
582#define CONFIG_SYS_IBAT2U (CONFIG_SYS_PCI1_MMIO_BASE \
583 | BATU_BL_256M \
584 | BATU_VS \
585 | BATU_VP)
Scott Wood865b8ae2007-04-16 14:54:15 -0500586
587/* PCI2 not supported on 8313 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200588#define CONFIG_SYS_IBAT3L (0)
589#define CONFIG_SYS_IBAT3U (0)
590#define CONFIG_SYS_IBAT4L (0)
591#define CONFIG_SYS_IBAT4U (0)
Scott Wood865b8ae2007-04-16 14:54:15 -0500592
593/* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 & BCSR @ 0xE2400000 */
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500594#define CONFIG_SYS_IBAT5L (CONFIG_SYS_IMMR \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500595 | BATL_PP_RW \
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500596 | BATL_CACHEINHIBIT \
597 | BATL_GUARDEDSTORAGE)
598#define CONFIG_SYS_IBAT5U (CONFIG_SYS_IMMR \
599 | BATU_BL_256M \
600 | BATU_VS \
601 | BATU_VP)
Scott Wood865b8ae2007-04-16 14:54:15 -0500602
603/* SDRAM @ 0xF0000000, stack in DCACHE 0xFDF00000 & FLASH @ 0xFE000000 */
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500604#define CONFIG_SYS_IBAT6L (0xF0000000 | BATL_PP_RW | BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200605#define CONFIG_SYS_IBAT6U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
Scott Wood865b8ae2007-04-16 14:54:15 -0500606
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200607#define CONFIG_SYS_IBAT7L (0)
608#define CONFIG_SYS_IBAT7U (0)
Scott Wood865b8ae2007-04-16 14:54:15 -0500609
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200610#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
611#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
612#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
613#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
614#define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
615#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
616#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
617#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
618#define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
619#define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
620#define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
621#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
622#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
623#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
624#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
625#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
Scott Wood865b8ae2007-04-16 14:54:15 -0500626
627/*
Scott Wood865b8ae2007-04-16 14:54:15 -0500628 * Environment Configuration
629 */
630#define CONFIG_ENV_OVERWRITE
631
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500632#define CONFIG_NETDEV "eth1"
Scott Wood865b8ae2007-04-16 14:54:15 -0500633
634#define CONFIG_HOSTNAME mpc8313erdb
Joe Hershberger257ff782011-10-13 13:03:47 +0000635#define CONFIG_ROOTPATH "/nfs/root/path"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000636#define CONFIG_BOOTFILE "uImage"
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500637 /* U-Boot image on TFTP server */
638#define CONFIG_UBOOTPATH "u-boot.bin"
639#define CONFIG_FDTFILE "mpc8313erdb.dtb"
Scott Wood865b8ae2007-04-16 14:54:15 -0500640
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500641 /* default location for tftp and bootm */
642#define CONFIG_LOADADDR 800000
Kim Phillips75704282008-09-24 08:46:25 -0500643#define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */
Scott Wood865b8ae2007-04-16 14:54:15 -0500644#define CONFIG_BAUDRATE 115200
645
646#define XMK_STR(x) #x
647#define MK_STR(x) XMK_STR(x)
648
649#define CONFIG_EXTRA_ENV_SETTINGS \
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500650 "netdev=" CONFIG_NETDEV "\0" \
Scott Wood865b8ae2007-04-16 14:54:15 -0500651 "ethprime=TSEC1\0" \
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500652 "uboot=" CONFIG_UBOOTPATH "\0" \
Wolfgang Denka1be4762008-05-20 16:00:29 +0200653 "tftpflash=tftpboot $loadaddr $uboot; " \
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500654 "protect off " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; "\
655 "erase " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
656 "cp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize; "\
657 "protect on " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; "\
658 "cmp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize\0"\
Kim Phillipsfd3a3fc2009-08-21 16:34:38 -0500659 "fdtaddr=780000\0" \
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500660 "fdtfile=" CONFIG_FDTFILE "\0" \
Scott Wood865b8ae2007-04-16 14:54:15 -0500661 "console=ttyS0\0" \
662 "setbootargs=setenv bootargs " \
663 "root=$rootdev rw console=$console,$baudrate $othbootargs\0" \
Wolfgang Denka1be4762008-05-20 16:00:29 +0200664 "setipargs=setenv bootargs nfsroot=$serverip:$rootpath " \
Joe Hershbergerb263cae2011-10-11 23:57:10 -0500665 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:"\
666 "$netdev:off " \
Scott Wood865b8ae2007-04-16 14:54:15 -0500667 "root=$rootdev rw console=$console,$baudrate $othbootargs\0"
668
669#define CONFIG_NFSBOOTCOMMAND \
670 "setenv rootdev /dev/nfs;" \
Wolfgang Denka1be4762008-05-20 16:00:29 +0200671 "run setbootargs;" \
672 "run setipargs;" \
Scott Wood865b8ae2007-04-16 14:54:15 -0500673 "tftp $loadaddr $bootfile;" \
674 "tftp $fdtaddr $fdtfile;" \
675 "bootm $loadaddr - $fdtaddr"
676
677#define CONFIG_RAMBOOTCOMMAND \
678 "setenv rootdev /dev/ram;" \
679 "run setbootargs;" \
680 "tftp $ramdiskaddr $ramdiskfile;" \
681 "tftp $loadaddr $bootfile;" \
682 "tftp $fdtaddr $fdtfile;" \
683 "bootm $loadaddr $ramdiskaddr $fdtaddr"
684
685#undef MK_STR
686#undef XMK_STR
687
688#endif /* __CONFIG_H */