blob: c90a4eab8df073c7ebfabc419ceaa386bc76399e [file] [log] [blame]
Balamanikandan Gunasundarfe33c7d2022-10-25 16:21:01 +05301// SPDX-License-Identifier: GPL-2.0
2/*
3 * Copyright 2022 ATMEL
4 * Copyright 2017 Free Electrons
5 *
6 * Author: Boris Brezillon <boris.brezillon@free-electrons.com>
7 *
8 * Derived from the atmel_nand.c driver which contained the following
9 * copyrights:
10 *
11 * Copyright 2003 Rick Bronson
12 *
13 * Derived from drivers/mtd/nand/autcpu12.c (removed in v3.8)
14 * Copyright 2001 Thomas Gleixner (gleixner@autronix.de)
15 *
16 * Derived from drivers/mtd/spia.c (removed in v3.8)
17 * Copyright 2000 Steven J. Hill (sjhill@cotw.com)
18 *
19 *
20 * Add Hardware ECC support for AT91SAM9260 / AT91SAM9263
21 * Richard Genoud (richard.genoud@gmail.com), Adeneo Copyright 2007
22 *
23 * Derived from Das U-Boot source code
24 * (u-boot-1.1.5/board/atmel/at91sam9263ek/nand.c)
25 * Copyright 2006 ATMEL Rousset, Lacressonniere Nicolas
26 *
27 * Add Programmable Multibit ECC support for various AT91 SoC
28 * Copyright 2012 ATMEL, Hong Xu
29 *
30 * Add Nand Flash Controller support for SAMA5 SoC
31 * Copyright 2013 ATMEL, Josh Wu (josh.wu@atmel.com)
32 *
33 * Port from Linux
34 * Balamanikandan Gunasundar(balamanikandan.gunasundar@microchip.com)
35 * Copyright (C) 2022 Microchip Technology Inc.
36 *
37 * A few words about the naming convention in this file. This convention
38 * applies to structure and function names.
39 *
40 * Prefixes:
41 *
42 * - atmel_nand_: all generic structures/functions
43 * - atmel_smc_nand_: all structures/functions specific to the SMC interface
44 * (at91sam9 and avr32 SoCs)
45 * - atmel_hsmc_nand_: all structures/functions specific to the HSMC interface
46 * (sama5 SoCs and later)
47 * - atmel_nfc_: all structures/functions used to manipulate the NFC sub-block
48 * that is available in the HSMC block
49 * - <soc>_nand_: all SoC specific structures/functions
50 */
51
52#include <asm-generic/gpio.h>
53#include <clk.h>
54#include <dm/device_compat.h>
55#include <dm/devres.h>
56#include <dm/of_addr.h>
57#include <dm/of_access.h>
58#include <dm/uclass.h>
59#include <linux/completion.h>
60#include <linux/io.h>
61#include <linux/iopoll.h>
62#include <linux/ioport.h>
63#include <linux/mfd/syscon/atmel-matrix.h>
64#include <linux/mfd/syscon/atmel-smc.h>
65#include <linux/mtd/rawnand.h>
66#include <linux/mtd/mtd.h>
Igor Prusovc3421ea2023-11-09 20:10:04 +030067#include <linux/time.h>
Balamanikandan Gunasundarfe33c7d2022-10-25 16:21:01 +053068#include <mach/at91_sfr.h>
69#include <nand.h>
70#include <regmap.h>
71#include <syscon.h>
72
73#include "pmecc.h"
74
Balamanikandan Gunasundarfe33c7d2022-10-25 16:21:01 +053075#define ATMEL_HSMC_NFC_CFG 0x0
76#define ATMEL_HSMC_NFC_CFG_SPARESIZE(x) (((x) / 4) << 24)
77#define ATMEL_HSMC_NFC_CFG_SPARESIZE_MASK GENMASK(30, 24)
78#define ATMEL_HSMC_NFC_CFG_DTO(cyc, mul) (((cyc) << 16) | ((mul) << 20))
79#define ATMEL_HSMC_NFC_CFG_DTO_MAX GENMASK(22, 16)
80#define ATMEL_HSMC_NFC_CFG_RBEDGE BIT(13)
81#define ATMEL_HSMC_NFC_CFG_FALLING_EDGE BIT(12)
82#define ATMEL_HSMC_NFC_CFG_RSPARE BIT(9)
83#define ATMEL_HSMC_NFC_CFG_WSPARE BIT(8)
84#define ATMEL_HSMC_NFC_CFG_PAGESIZE_MASK GENMASK(2, 0)
85#define ATMEL_HSMC_NFC_CFG_PAGESIZE(x) (fls((x) / 512) - 1)
86
87#define ATMEL_HSMC_NFC_CTRL 0x4
88#define ATMEL_HSMC_NFC_CTRL_EN BIT(0)
89#define ATMEL_HSMC_NFC_CTRL_DIS BIT(1)
90
91#define ATMEL_HSMC_NFC_SR 0x8
92#define ATMEL_HSMC_NFC_IER 0xc
93#define ATMEL_HSMC_NFC_IDR 0x10
94#define ATMEL_HSMC_NFC_IMR 0x14
95#define ATMEL_HSMC_NFC_SR_ENABLED BIT(1)
96#define ATMEL_HSMC_NFC_SR_RB_RISE BIT(4)
97#define ATMEL_HSMC_NFC_SR_RB_FALL BIT(5)
98#define ATMEL_HSMC_NFC_SR_BUSY BIT(8)
99#define ATMEL_HSMC_NFC_SR_WR BIT(11)
100#define ATMEL_HSMC_NFC_SR_CSID GENMASK(14, 12)
101#define ATMEL_HSMC_NFC_SR_XFRDONE BIT(16)
102#define ATMEL_HSMC_NFC_SR_CMDDONE BIT(17)
103#define ATMEL_HSMC_NFC_SR_DTOE BIT(20)
104#define ATMEL_HSMC_NFC_SR_UNDEF BIT(21)
105#define ATMEL_HSMC_NFC_SR_AWB BIT(22)
106#define ATMEL_HSMC_NFC_SR_NFCASE BIT(23)
107#define ATMEL_HSMC_NFC_SR_ERRORS (ATMEL_HSMC_NFC_SR_DTOE | \
108 ATMEL_HSMC_NFC_SR_UNDEF | \
109 ATMEL_HSMC_NFC_SR_AWB | \
110 ATMEL_HSMC_NFC_SR_NFCASE)
111#define ATMEL_HSMC_NFC_SR_RBEDGE(x) BIT((x) + 24)
112
113#define ATMEL_HSMC_NFC_ADDR 0x18
114#define ATMEL_HSMC_NFC_BANK 0x1c
115
116#define ATMEL_NFC_MAX_RB_ID 7
117
118#define ATMEL_NFC_SRAM_SIZE 0x2400
119
120#define ATMEL_NFC_CMD(pos, cmd) ((cmd) << (((pos) * 8) + 2))
121#define ATMEL_NFC_VCMD2 BIT(18)
122#define ATMEL_NFC_ACYCLE(naddrs) ((naddrs) << 19)
123#define ATMEL_NFC_CSID(cs) ((cs) << 22)
124#define ATMEL_NFC_DATAEN BIT(25)
125#define ATMEL_NFC_NFCWR BIT(26)
126
127#define ATMEL_NFC_MAX_ADDR_CYCLES 5
128
129#define ATMEL_NAND_ALE_OFFSET BIT(21)
130#define ATMEL_NAND_CLE_OFFSET BIT(22)
131
132#define DEFAULT_TIMEOUT_MS 1000
133#define MIN_DMA_LEN 128
134
135static struct nand_ecclayout atmel_pmecc_oobinfo;
136
137struct nand_controller_ops {
138 int (*attach_chip)(struct nand_chip *chip);
139 int (*setup_data_interface)(struct mtd_info *mtd, int chipnr,
140 const struct nand_data_interface *conf);
141};
142
143struct nand_controller {
144 const struct nand_controller_ops *ops;
145};
146
147enum atmel_nand_rb_type {
148 ATMEL_NAND_NO_RB,
149 ATMEL_NAND_NATIVE_RB,
150 ATMEL_NAND_GPIO_RB,
151};
152
153struct atmel_nand_rb {
154 enum atmel_nand_rb_type type;
155 union {
156 struct gpio_desc gpio;
157 int id;
158 };
159};
160
161struct atmel_nand_cs {
162 int id;
163 struct atmel_nand_rb rb;
164 struct gpio_desc csgpio;
165 struct {
166 void __iomem *virt;
167 dma_addr_t dma;
168 } io;
169
170 struct atmel_smc_cs_conf smcconf;
171};
172
173struct atmel_nand {
174 struct list_head node;
175 struct udevice *dev;
176 struct nand_chip base;
177 struct atmel_nand_cs *activecs;
178 struct atmel_pmecc_user *pmecc;
179 struct gpio_desc cdgpio;
180 int numcs;
181 struct nand_controller *controller;
182 struct atmel_nand_cs cs[];
183};
184
185static inline struct atmel_nand *to_atmel_nand(struct nand_chip *chip)
186{
187 return container_of(chip, struct atmel_nand, base);
188}
189
190enum atmel_nfc_data_xfer {
191 ATMEL_NFC_NO_DATA,
192 ATMEL_NFC_READ_DATA,
193 ATMEL_NFC_WRITE_DATA,
194};
195
196struct atmel_nfc_op {
197 u8 cs;
198 u8 ncmds;
199 u8 cmds[2];
200 u8 naddrs;
201 u8 addrs[5];
202 enum atmel_nfc_data_xfer data;
203 u32 wait;
204 u32 errors;
205};
206
207struct atmel_nand_controller;
208struct atmel_nand_controller_caps;
209
210struct atmel_nand_controller_ops {
211 int (*probe)(struct udevice *udev,
212 const struct atmel_nand_controller_caps *caps);
213 int (*remove)(struct atmel_nand_controller *nc);
214 void (*nand_init)(struct atmel_nand_controller *nc,
215 struct atmel_nand *nand);
216 int (*ecc_init)(struct nand_chip *chip);
217 int (*setup_data_interface)(struct atmel_nand *nand, int csline,
218 const struct nand_data_interface *conf);
219};
220
221struct atmel_nand_controller_caps {
222 bool has_dma;
223 bool legacy_of_bindings;
224 u32 ale_offs;
225 u32 cle_offs;
226 const char *ebi_csa_regmap_name;
227 const struct atmel_nand_controller_ops *ops;
228};
229
230struct atmel_nand_controller {
231 struct nand_controller base;
232 const struct atmel_nand_controller_caps *caps;
233 struct udevice *dev;
234 struct regmap *smc;
235 struct dma_chan *dmac;
236 struct atmel_pmecc *pmecc;
237 struct list_head chips;
238 struct clk *mck;
239};
240
241static inline struct atmel_nand_controller *
242to_nand_controller(struct nand_controller *ctl)
243{
244 return container_of(ctl, struct atmel_nand_controller, base);
245}
246
247struct atmel_smc_nand_ebi_csa_cfg {
248 u32 offs;
249 u32 nfd0_on_d16;
250};
251
252struct atmel_smc_nand_controller {
253 struct atmel_nand_controller base;
254 struct regmap *ebi_csa_regmap;
255 struct atmel_smc_nand_ebi_csa_cfg *ebi_csa;
256};
257
258static inline struct atmel_smc_nand_controller *
259to_smc_nand_controller(struct nand_controller *ctl)
260{
261 return container_of(to_nand_controller(ctl),
262 struct atmel_smc_nand_controller, base);
263}
264
265struct atmel_hsmc_nand_controller {
266 struct atmel_nand_controller base;
267 struct {
268 struct gen_pool *pool;
269 void __iomem *virt;
270 dma_addr_t dma;
271 } sram;
272 const struct atmel_hsmc_reg_layout *hsmc_layout;
273 struct regmap *io;
274 struct atmel_nfc_op op;
275 struct completion complete;
276 int irq;
277
278 /* Only used when instantiating from legacy DT bindings. */
279 struct clk *clk;
280};
281
282static inline struct atmel_hsmc_nand_controller *
283to_hsmc_nand_controller(struct nand_controller *ctl)
284{
285 return container_of(to_nand_controller(ctl),
286 struct atmel_hsmc_nand_controller, base);
287}
288
289static void pmecc_config_ecc_layout(struct nand_ecclayout *layout,
290 int oobsize, int ecc_len)
291{
292 int i;
293
294 layout->eccbytes = ecc_len;
295
296 /* ECC will occupy the last ecc_len bytes continuously */
297 for (i = 0; i < ecc_len; i++)
298 layout->eccpos[i] = oobsize - ecc_len + i;
299
300 layout->oobfree[0].offset = 2;
301 layout->oobfree[0].length =
302 oobsize - ecc_len - layout->oobfree[0].offset;
303}
304
305static bool atmel_nfc_op_done(struct atmel_nfc_op *op, u32 status)
306{
307 op->errors |= status & ATMEL_HSMC_NFC_SR_ERRORS;
308 op->wait ^= status & op->wait;
309
310 return !op->wait || op->errors;
311}
312
313static int atmel_nfc_wait(struct atmel_hsmc_nand_controller *nc, bool poll,
314 unsigned int timeout_ms)
315{
316 int ret;
317 u32 status;
318
319 if (!timeout_ms)
320 timeout_ms = DEFAULT_TIMEOUT_MS;
321
322 if (poll)
323 ret = regmap_read_poll_timeout(nc->base.smc,
324 ATMEL_HSMC_NFC_SR, status,
325 atmel_nfc_op_done(&nc->op,
326 status),
327 0, timeout_ms);
328 else
329 return -EOPNOTSUPP;
330
331 if (nc->op.errors & ATMEL_HSMC_NFC_SR_DTOE) {
332 dev_err(nc->base.dev, "Waiting NAND R/B Timeout\n");
333 ret = -ETIMEDOUT;
334 }
335
336 if (nc->op.errors & ATMEL_HSMC_NFC_SR_UNDEF) {
337 dev_err(nc->base.dev, "Access to an undefined area\n");
338 ret = -EIO;
339 }
340
341 if (nc->op.errors & ATMEL_HSMC_NFC_SR_AWB) {
342 dev_err(nc->base.dev, "Access while busy\n");
343 ret = -EIO;
344 }
345
346 if (nc->op.errors & ATMEL_HSMC_NFC_SR_NFCASE) {
347 dev_err(nc->base.dev, "Wrong access size\n");
348 ret = -EIO;
349 }
350
351 return ret;
352}
353
Balamanikandan Gunasundarfe33c7d2022-10-25 16:21:01 +0530354static u8 atmel_nand_read_byte(struct mtd_info *mtd)
355{
356 struct nand_chip *chip = mtd_to_nand(mtd);
357 struct atmel_nand *nand = to_atmel_nand(chip);
358
359 return ioread8(nand->activecs->io.virt);
360}
361
362static void atmel_nand_write_byte(struct mtd_info *mtd, u8 byte)
363{
364 struct nand_chip *chip = mtd_to_nand(mtd);
365 struct atmel_nand *nand = to_atmel_nand(chip);
366
367 if (chip->options & NAND_BUSWIDTH_16)
368 iowrite16(byte | (byte << 8), nand->activecs->io.virt);
369 else
370 iowrite8(byte, nand->activecs->io.virt);
371}
372
373static void atmel_nand_read_buf(struct mtd_info *mtd, u8 *buf, int len)
374{
375 struct nand_chip *chip = mtd_to_nand(mtd);
376 struct atmel_nand *nand = to_atmel_nand(chip);
377
378 if (chip->options & NAND_BUSWIDTH_16)
379 ioread16_rep(nand->activecs->io.virt, buf, len / 2);
380 else
381 ioread8_rep(nand->activecs->io.virt, buf, len);
382}
383
384static void atmel_nand_write_buf(struct mtd_info *mtd, const u8 *buf, int len)
385{
386 struct nand_chip *chip = mtd_to_nand(mtd);
387 struct atmel_nand *nand = to_atmel_nand(chip);
388
389 if (chip->options & NAND_BUSWIDTH_16)
390 iowrite16_rep(nand->activecs->io.virt, buf, len / 2);
391 else
392 iowrite8_rep(nand->activecs->io.virt, buf, len);
393}
394
395static int atmel_nand_dev_ready(struct mtd_info *mtd)
396{
397 struct nand_chip *chip = mtd_to_nand(mtd);
398 struct atmel_nand *nand = to_atmel_nand(chip);
399
400 return dm_gpio_get_value(&nand->activecs->rb.gpio);
401}
402
403static void atmel_nand_select_chip(struct mtd_info *mtd, int cs)
404{
405 struct nand_chip *chip = mtd_to_nand(mtd);
406 struct atmel_nand *nand = to_atmel_nand(chip);
407
408 if (cs < 0 || cs >= nand->numcs) {
409 nand->activecs = NULL;
410 chip->dev_ready = NULL;
411 return;
412 }
413
414 nand->activecs = &nand->cs[cs];
415
416 if (nand->activecs->rb.type == ATMEL_NAND_GPIO_RB)
417 chip->dev_ready = atmel_nand_dev_ready;
418}
419
420static int atmel_hsmc_nand_dev_ready(struct mtd_info *mtd)
421{
422 struct nand_chip *chip = mtd_to_nand(mtd);
423 struct atmel_nand *nand = to_atmel_nand(chip);
424 struct atmel_hsmc_nand_controller *nc;
425 u32 status;
426
427 nc = to_hsmc_nand_controller(nand->controller);
428
429 regmap_read(nc->base.smc, ATMEL_HSMC_NFC_SR, &status);
430
431 return status & ATMEL_HSMC_NFC_SR_RBEDGE(nand->activecs->rb.id);
432}
433
434static void atmel_hsmc_nand_select_chip(struct mtd_info *mtd, int cs)
435{
436 struct nand_chip *chip = mtd_to_nand(mtd);
437 struct atmel_nand *nand = to_atmel_nand(chip);
438 struct atmel_hsmc_nand_controller *nc;
439
440 nc = to_hsmc_nand_controller(nand->controller);
441
442 atmel_nand_select_chip(mtd, cs);
443
444 if (!nand->activecs) {
445 regmap_write(nc->base.smc, ATMEL_HSMC_NFC_CTRL,
446 ATMEL_HSMC_NFC_CTRL_DIS);
447 return;
448 }
449
450 if (nand->activecs->rb.type == ATMEL_NAND_NATIVE_RB)
451 chip->dev_ready = atmel_hsmc_nand_dev_ready;
452
453 regmap_update_bits(nc->base.smc, ATMEL_HSMC_NFC_CFG,
454 ATMEL_HSMC_NFC_CFG_PAGESIZE_MASK |
455 ATMEL_HSMC_NFC_CFG_SPARESIZE_MASK |
456 ATMEL_HSMC_NFC_CFG_RSPARE |
457 ATMEL_HSMC_NFC_CFG_WSPARE,
458 ATMEL_HSMC_NFC_CFG_PAGESIZE(mtd->writesize) |
459 ATMEL_HSMC_NFC_CFG_SPARESIZE(mtd->oobsize) |
460 ATMEL_HSMC_NFC_CFG_RSPARE);
461 regmap_write(nc->base.smc, ATMEL_HSMC_NFC_CTRL,
462 ATMEL_HSMC_NFC_CTRL_EN);
463}
464
465static int atmel_nfc_exec_op(struct atmel_hsmc_nand_controller *nc, bool poll)
466{
467 u8 *addrs = nc->op.addrs;
468 unsigned int op = 0;
469 u32 addr, val;
470 int i, ret;
471
472 nc->op.wait = ATMEL_HSMC_NFC_SR_CMDDONE;
473
474 for (i = 0; i < nc->op.ncmds; i++)
475 op |= ATMEL_NFC_CMD(i, nc->op.cmds[i]);
476
477 if (nc->op.naddrs == ATMEL_NFC_MAX_ADDR_CYCLES)
478 regmap_write(nc->base.smc, ATMEL_HSMC_NFC_ADDR, *addrs++);
479
480 op |= ATMEL_NFC_CSID(nc->op.cs) |
481 ATMEL_NFC_ACYCLE(nc->op.naddrs);
482
483 if (nc->op.ncmds > 1)
484 op |= ATMEL_NFC_VCMD2;
485
486 addr = addrs[0] | (addrs[1] << 8) | (addrs[2] << 16) |
487 (addrs[3] << 24);
488
489 if (nc->op.data != ATMEL_NFC_NO_DATA) {
490 op |= ATMEL_NFC_DATAEN;
491 nc->op.wait |= ATMEL_HSMC_NFC_SR_XFRDONE;
492
493 if (nc->op.data == ATMEL_NFC_WRITE_DATA)
494 op |= ATMEL_NFC_NFCWR;
495 }
496
497 /* Clear all flags. */
498 regmap_read(nc->base.smc, ATMEL_HSMC_NFC_SR, &val);
499
500 /* Send the command. */
501 regmap_write(nc->io, op, addr);
502
503 ret = atmel_nfc_wait(nc, poll, 0);
504 if (ret)
505 dev_err(nc->base.dev,
506 "Failed to send NAND command (err = %d)!",
507 ret);
508
509 /* Reset the op state. */
510 memset(&nc->op, 0, sizeof(nc->op));
511
512 return ret;
513}
514
515static void atmel_hsmc_nand_cmd_ctrl(struct mtd_info *mtd, int dat,
516 unsigned int ctrl)
517{
518 struct nand_chip *chip = mtd_to_nand(mtd);
519 struct atmel_nand *nand = to_atmel_nand(chip);
520 struct atmel_hsmc_nand_controller *nc;
521
522 nc = to_hsmc_nand_controller(nand->controller);
523
524 if (ctrl & NAND_ALE) {
525 if (nc->op.naddrs == ATMEL_NFC_MAX_ADDR_CYCLES)
526 return;
527
528 nc->op.addrs[nc->op.naddrs++] = dat;
529 } else if (ctrl & NAND_CLE) {
530 if (nc->op.ncmds > 1)
531 return;
532
533 nc->op.cmds[nc->op.ncmds++] = dat;
534 }
535
536 if (dat == NAND_CMD_NONE) {
537 nc->op.cs = nand->activecs->id;
538 atmel_nfc_exec_op(nc, true);
539 }
540}
541
542static void atmel_nand_cmd_ctrl(struct mtd_info *mtd, int cmd,
543 unsigned int ctrl)
544{
545 struct nand_chip *chip = mtd_to_nand(mtd);
546 struct atmel_nand *nand = to_atmel_nand(chip);
547 struct atmel_nand_controller *nc;
548
549 nc = to_nand_controller(nand->controller);
550
551 if ((ctrl & NAND_CTRL_CHANGE) &&
552 dm_gpio_is_valid(&nand->activecs->csgpio)) {
553 if (ctrl & NAND_NCE)
554 dm_gpio_set_value(&nand->activecs->csgpio, 0);
555 else
556 dm_gpio_set_value(&nand->activecs->csgpio, 1);
557 }
558
559 if (ctrl & NAND_ALE)
560 writeb(cmd, nand->activecs->io.virt + nc->caps->ale_offs);
561 else if (ctrl & NAND_CLE)
562 writeb(cmd, nand->activecs->io.virt + nc->caps->cle_offs);
563}
564
565static void atmel_nfc_copy_to_sram(struct nand_chip *chip, const u8 *buf,
566 bool oob_required)
567{
568 struct mtd_info *mtd = nand_to_mtd(chip);
569 struct atmel_nand *nand = to_atmel_nand(chip);
570 struct atmel_hsmc_nand_controller *nc;
Balamanikandan Gunasundarfe33c7d2022-10-25 16:21:01 +0530571
572 nc = to_hsmc_nand_controller(nand->controller);
Marcus Folkesson3f2f8972024-08-09 14:15:43 +0200573 memcpy_toio(nc->sram.virt, buf, mtd->writesize);
Balamanikandan Gunasundarfe33c7d2022-10-25 16:21:01 +0530574
575 if (oob_required)
576 memcpy_toio(nc->sram.virt + mtd->writesize, chip->oob_poi,
577 mtd->oobsize);
578}
579
580static void atmel_nfc_copy_from_sram(struct nand_chip *chip, u8 *buf,
581 bool oob_required)
582{
583 struct mtd_info *mtd = nand_to_mtd(chip);
584 struct atmel_nand *nand = to_atmel_nand(chip);
585 struct atmel_hsmc_nand_controller *nc;
Balamanikandan Gunasundarfe33c7d2022-10-25 16:21:01 +0530586
587 nc = to_hsmc_nand_controller(nand->controller);
Marcus Folkesson3f2f8972024-08-09 14:15:43 +0200588 memcpy_fromio(buf, nc->sram.virt, mtd->writesize);
Balamanikandan Gunasundarfe33c7d2022-10-25 16:21:01 +0530589
590 if (oob_required)
591 memcpy_fromio(chip->oob_poi, nc->sram.virt + mtd->writesize,
592 mtd->oobsize);
593}
594
595static void atmel_nfc_set_op_addr(struct nand_chip *chip, int page, int column)
596{
597 struct mtd_info *mtd = nand_to_mtd(chip);
598 struct atmel_nand *nand = to_atmel_nand(chip);
599 struct atmel_hsmc_nand_controller *nc;
600
601 nc = to_hsmc_nand_controller(nand->controller);
602
603 if (column >= 0) {
604 nc->op.addrs[nc->op.naddrs++] = column;
605
606 /*
607 * 2 address cycles for the column offset on large page NANDs.
608 */
609 if (mtd->writesize > 512)
610 nc->op.addrs[nc->op.naddrs++] = column >> 8;
611 }
612
613 if (page >= 0) {
614 nc->op.addrs[nc->op.naddrs++] = page;
615 nc->op.addrs[nc->op.naddrs++] = page >> 8;
616
617 if (chip->options & NAND_ROW_ADDR_3)
618 nc->op.addrs[nc->op.naddrs++] = page >> 16;
619 }
620}
621
622static int atmel_nand_pmecc_enable(struct nand_chip *chip, int op, bool raw)
623{
624 struct atmel_nand *nand = to_atmel_nand(chip);
625 struct atmel_nand_controller *nc;
626 int ret;
627
628 nc = to_nand_controller(nand->controller);
629
630 if (raw)
631 return 0;
632
633 ret = atmel_pmecc_enable(nand->pmecc, op);
634 if (ret)
635 dev_err(nc->dev,
636 "Failed to enable ECC engine (err = %d)\n", ret);
637
638 return ret;
639}
640
641static void atmel_nand_pmecc_disable(struct nand_chip *chip, bool raw)
642{
643 struct atmel_nand *nand = to_atmel_nand(chip);
644
645 if (!raw)
646 atmel_pmecc_disable(nand->pmecc);
647}
648
649static int atmel_nand_pmecc_generate_eccbytes(struct nand_chip *chip, bool raw)
650{
651 struct atmel_nand *nand = to_atmel_nand(chip);
652 struct mtd_info *mtd = nand_to_mtd(chip);
653 struct atmel_nand_controller *nc;
654 struct mtd_oob_region oobregion;
655 void *eccbuf;
656 int ret, i;
657
658 nc = to_nand_controller(nand->controller);
659
660 if (raw)
661 return 0;
662
663 ret = atmel_pmecc_wait_rdy(nand->pmecc);
664 if (ret) {
665 dev_err(nc->dev,
666 "Failed to transfer NAND page data (err = %d)\n",
667 ret);
668 return ret;
669 }
670
671 mtd_ooblayout_ecc(mtd, 0, &oobregion);
672 eccbuf = chip->oob_poi + oobregion.offset;
673
674 for (i = 0; i < chip->ecc.steps; i++) {
675 atmel_pmecc_get_generated_eccbytes(nand->pmecc, i,
676 eccbuf);
677 eccbuf += chip->ecc.bytes;
678 }
679
680 return 0;
681}
682
683static int atmel_nand_pmecc_correct_data(struct nand_chip *chip, void *buf,
684 bool raw)
685{
686 struct atmel_nand *nand = to_atmel_nand(chip);
687 struct mtd_info *mtd = nand_to_mtd(chip);
688 struct atmel_nand_controller *nc;
689 struct mtd_oob_region oobregion;
690 int ret, i, max_bitflips = 0;
691 void *databuf, *eccbuf;
692
693 nc = to_nand_controller(nand->controller);
694
695 if (raw)
696 return 0;
697
698 ret = atmel_pmecc_wait_rdy(nand->pmecc);
699 if (ret) {
700 dev_err(nc->dev,
701 "Failed to read NAND page data (err = %d)\n", ret);
702 return ret;
703 }
704
705 mtd_ooblayout_ecc(mtd, 0, &oobregion);
706 eccbuf = chip->oob_poi + oobregion.offset;
707 databuf = buf;
708
709 for (i = 0; i < chip->ecc.steps; i++) {
710 ret = atmel_pmecc_correct_sector(nand->pmecc, i, databuf,
711 eccbuf);
712 if (ret < 0 && !atmel_pmecc_correct_erased_chunks(nand->pmecc))
713 ret = nand_check_erased_ecc_chunk(databuf,
714 chip->ecc.size,
715 eccbuf,
716 chip->ecc.bytes,
717 NULL, 0,
718 chip->ecc.strength);
719
720 if (ret >= 0)
721 max_bitflips = max(ret, max_bitflips);
722 else
723 mtd->ecc_stats.failed++;
724
725 databuf += chip->ecc.size;
726 eccbuf += chip->ecc.bytes;
727 }
728
729 return max_bitflips;
730}
731
732static int atmel_nand_pmecc_write_pg(struct nand_chip *chip, const u8 *buf,
733 bool oob_required, int page, bool raw)
734{
735 struct mtd_info *mtd = nand_to_mtd(chip);
736 struct atmel_nand *nand = to_atmel_nand(chip);
737 int ret;
738
739 nand_prog_page_begin_op(chip, page, 0, NULL, 0);
740
741 ret = atmel_nand_pmecc_enable(chip, NAND_ECC_WRITE, raw);
742 if (ret)
743 return ret;
744
745 atmel_nand_write_buf(mtd, buf, mtd->writesize);
746
747 ret = atmel_nand_pmecc_generate_eccbytes(chip, raw);
748 if (ret) {
749 atmel_pmecc_disable(nand->pmecc);
750 return ret;
751 }
752
753 atmel_nand_pmecc_disable(chip, raw);
754
755 atmel_nand_write_buf(mtd, chip->oob_poi, mtd->oobsize);
756
757 return nand_prog_page_end_op(chip);
758}
759
760static int atmel_nand_pmecc_write_page(struct mtd_info *mtd,
761 struct nand_chip *chip, const u8 *buf,
762 int oob_required, int page)
763{
764 return atmel_nand_pmecc_write_pg(chip, buf, oob_required, page, false);
765}
766
767static int atmel_nand_pmecc_write_page_raw(struct mtd_info *mtd,
768 struct nand_chip *chip,
769 const u8 *buf, int oob_required,
770 int page)
771{
772 return atmel_nand_pmecc_write_pg(chip, buf, oob_required, page, true);
773}
774
775static int atmel_nand_pmecc_read_pg(struct nand_chip *chip, u8 *buf,
776 bool oob_required, int page, bool raw)
777{
778 struct mtd_info *mtd = nand_to_mtd(chip);
779 int ret;
780
781 nand_read_page_op(chip, page, 0, NULL, 0);
782
783 ret = atmel_nand_pmecc_enable(chip, NAND_ECC_READ, raw);
784 if (ret)
785 return ret;
786
787 atmel_nand_read_buf(mtd, buf, mtd->writesize);
788 atmel_nand_read_buf(mtd, chip->oob_poi, mtd->oobsize);
789
790 ret = atmel_nand_pmecc_correct_data(chip, buf, raw);
791
792 atmel_nand_pmecc_disable(chip, raw);
793
794 return ret;
795}
796
797static int atmel_nand_pmecc_read_page(struct mtd_info *mtd,
798 struct nand_chip *chip, u8 *buf,
799 int oob_required, int page)
800{
801 return atmel_nand_pmecc_read_pg(chip, buf, oob_required, page, false);
802}
803
804static int atmel_nand_pmecc_read_page_raw(struct mtd_info *mtd,
805 struct nand_chip *chip, u8 *buf,
806 int oob_required, int page)
807{
808 return atmel_nand_pmecc_read_pg(chip, buf, oob_required, page, true);
809}
810
811static int atmel_hsmc_nand_pmecc_write_pg(struct nand_chip *chip,
812 const u8 *buf, bool oob_required,
813 int page, bool raw)
814{
815 struct mtd_info *mtd = nand_to_mtd(chip);
816 struct atmel_nand *nand = to_atmel_nand(chip);
817 struct atmel_hsmc_nand_controller *nc;
818 int ret, status;
819
820 nc = to_hsmc_nand_controller(nand->controller);
821
822 atmel_nfc_copy_to_sram(chip, buf, false);
823
824 nc->op.cmds[0] = NAND_CMD_SEQIN;
825 nc->op.ncmds = 1;
826 atmel_nfc_set_op_addr(chip, page, 0x0);
827 nc->op.cs = nand->activecs->id;
828 nc->op.data = ATMEL_NFC_WRITE_DATA;
829
830 ret = atmel_nand_pmecc_enable(chip, NAND_ECC_WRITE, raw);
831 if (ret)
832 return ret;
833
834 ret = atmel_nfc_exec_op(nc, true);
835 if (ret) {
836 atmel_nand_pmecc_disable(chip, raw);
837 dev_err(nc->base.dev,
838 "Failed to transfer NAND page data (err = %d)\n",
839 ret);
840 return ret;
841 }
842
843 ret = atmel_nand_pmecc_generate_eccbytes(chip, raw);
844
845 atmel_nand_pmecc_disable(chip, raw);
846
847 if (ret)
848 return ret;
849
850 atmel_nand_write_buf(mtd, chip->oob_poi, mtd->oobsize);
851
852 nc->op.cmds[0] = NAND_CMD_PAGEPROG;
853 nc->op.ncmds = 1;
854 nc->op.cs = nand->activecs->id;
855 ret = atmel_nfc_exec_op(nc, true);
856 if (ret)
857 dev_err(nc->base.dev, "Failed to program NAND page (err = %d)\n",
858 ret);
859
860 status = chip->waitfunc(mtd, chip);
861 if (status & NAND_STATUS_FAIL)
862 return -EIO;
863
864 return ret;
865}
866
867static int
868atmel_hsmc_nand_pmecc_write_page(struct mtd_info *mtd, struct nand_chip *chip,
869 const u8 *buf, int oob_required,
870 int page)
871{
872 return atmel_hsmc_nand_pmecc_write_pg(chip, buf, oob_required, page,
873 false);
874}
875
876static int
877atmel_hsmc_nand_pmecc_write_page_raw(struct mtd_info *mtd, struct nand_chip *chip,
878 const u8 *buf,
879 int oob_required, int page)
880{
881 return atmel_hsmc_nand_pmecc_write_pg(chip, buf, oob_required, page,
882 true);
883}
884
885static int atmel_hsmc_nand_pmecc_read_pg(struct nand_chip *chip, u8 *buf,
886 bool oob_required, int page,
887 bool raw)
888{
889 struct mtd_info *mtd = nand_to_mtd(chip);
890 struct atmel_nand *nand = to_atmel_nand(chip);
891 struct atmel_hsmc_nand_controller *nc;
892 int ret;
893
894 nc = to_hsmc_nand_controller(nand->controller);
895
896 /*
897 * Optimized read page accessors only work when the NAND R/B pin is
898 * connected to a native SoC R/B pin. If that's not the case, fallback
899 * to the non-optimized one.
900 */
901 if (nand->activecs->rb.type != ATMEL_NAND_NATIVE_RB) {
902 nand_read_page_op(chip, page, 0, NULL, 0);
903
904 return atmel_nand_pmecc_read_pg(chip, buf, oob_required, page,
905 raw);
906 }
907
908 nc->op.cmds[nc->op.ncmds++] = NAND_CMD_READ0;
909
910 if (mtd->writesize > 512)
911 nc->op.cmds[nc->op.ncmds++] = NAND_CMD_READSTART;
912
913 atmel_nfc_set_op_addr(chip, page, 0x0);
914 nc->op.cs = nand->activecs->id;
915 nc->op.data = ATMEL_NFC_READ_DATA;
916
917 ret = atmel_nand_pmecc_enable(chip, NAND_ECC_READ, raw);
918 if (ret)
919 return ret;
920
921 ret = atmel_nfc_exec_op(nc, true);
922 if (ret) {
923 atmel_nand_pmecc_disable(chip, raw);
924 dev_err(nc->base.dev,
925 "Failed to load NAND page data (err = %d)\n",
926 ret);
927 return ret;
928 }
929
930 atmel_nfc_copy_from_sram(chip, buf, true);
931
932 ret = atmel_nand_pmecc_correct_data(chip, buf, raw);
933
934 atmel_nand_pmecc_disable(chip, raw);
935
936 return ret;
937}
938
939static int atmel_hsmc_nand_pmecc_read_page(struct mtd_info *mtd,
940 struct nand_chip *chip, u8 *buf,
941 int oob_required, int page)
942{
943 return atmel_hsmc_nand_pmecc_read_pg(chip, buf, oob_required, page,
944 false);
945}
946
947static int atmel_hsmc_nand_pmecc_read_page_raw(struct mtd_info *mtd,
948 struct nand_chip *chip,
949 u8 *buf, int oob_required,
950 int page)
951{
952 return atmel_hsmc_nand_pmecc_read_pg(chip, buf, oob_required, page,
953 true);
954}
955
956static int nand_ooblayout_ecc_lp(struct mtd_info *mtd, int section,
957 struct mtd_oob_region *oobregion)
958{
959 struct nand_chip *chip = mtd_to_nand(mtd);
960 struct nand_ecc_ctrl *ecc = &chip->ecc;
961
962 if (section || !ecc->total)
963 return -ERANGE;
964
965 oobregion->length = ecc->total;
966 oobregion->offset = mtd->oobsize - oobregion->length;
967
968 return 0;
969}
970
971static int nand_ooblayout_free_lp(struct mtd_info *mtd, int section,
972 struct mtd_oob_region *oobregion)
973{
974 struct nand_chip *chip = mtd_to_nand(mtd);
975 struct nand_ecc_ctrl *ecc = &chip->ecc;
976
977 if (section)
978 return -ERANGE;
979
980 oobregion->length = mtd->oobsize - ecc->total - 2;
981 oobregion->offset = 2;
982
983 return 0;
984}
985
986static const struct mtd_ooblayout_ops nand_ooblayout_lp_ops = {
987 .ecc = nand_ooblayout_ecc_lp,
988 .rfree = nand_ooblayout_free_lp,
989};
990
991const struct mtd_ooblayout_ops *nand_get_large_page_ooblayout(void)
992{
993 return &nand_ooblayout_lp_ops;
994}
995
996static int atmel_nand_pmecc_init(struct nand_chip *chip)
997{
998 struct mtd_info *mtd = nand_to_mtd(chip);
999 struct atmel_nand *nand = to_atmel_nand(chip);
1000 struct atmel_nand_controller *nc;
1001 struct atmel_pmecc_user_req req;
1002
1003 nc = to_nand_controller(nand->controller);
1004
1005 if (!nc->pmecc) {
1006 dev_err(nc->dev, "HW ECC not supported\n");
1007 return -EOPNOTSUPP;
1008 }
1009
1010 if (nc->caps->legacy_of_bindings) {
1011 u32 val;
1012
1013 if (!ofnode_read_u32(nc->dev->node_, "atmel,pmecc-cap", &val))
1014 chip->ecc.strength = val;
1015
1016 if (!ofnode_read_u32(nc->dev->node_,
1017 "atmel,pmecc-sector-size",
1018 &val))
1019 chip->ecc.size = val;
1020 }
1021
1022 if (chip->ecc.options & NAND_ECC_MAXIMIZE)
1023 req.ecc.strength = ATMEL_PMECC_MAXIMIZE_ECC_STRENGTH;
1024 else if (chip->ecc.strength)
1025 req.ecc.strength = chip->ecc.strength;
Zixun LI4de19a92024-07-21 23:45:52 +02001026 else if (chip->ecc_strength_ds)
1027 req.ecc.strength = chip->ecc_strength_ds;
Balamanikandan Gunasundarfe33c7d2022-10-25 16:21:01 +05301028 else
1029 req.ecc.strength = ATMEL_PMECC_MAXIMIZE_ECC_STRENGTH;
1030
1031 if (chip->ecc.size)
1032 req.ecc.sectorsize = chip->ecc.size;
Zixun LI4de19a92024-07-21 23:45:52 +02001033 else if (chip->ecc_step_ds)
1034 req.ecc.sectorsize = chip->ecc_step_ds;
Balamanikandan Gunasundarfe33c7d2022-10-25 16:21:01 +05301035 else
1036 req.ecc.sectorsize = ATMEL_PMECC_SECTOR_SIZE_AUTO;
1037
1038 req.pagesize = mtd->writesize;
1039 req.oobsize = mtd->oobsize;
1040
1041 if (mtd->writesize <= 512) {
1042 req.ecc.bytes = 4;
1043 req.ecc.ooboffset = 0;
1044 } else {
1045 req.ecc.bytes = mtd->oobsize - 2;
1046 req.ecc.ooboffset = ATMEL_PMECC_OOBOFFSET_AUTO;
1047 }
1048
1049 nand->pmecc = atmel_pmecc_create_user(nc->pmecc, &req);
1050 if (IS_ERR(nand->pmecc))
1051 return PTR_ERR(nand->pmecc);
1052
1053 chip->ecc.algo = NAND_ECC_BCH;
1054 chip->ecc.size = req.ecc.sectorsize;
1055 chip->ecc.bytes = req.ecc.bytes / req.ecc.nsectors;
1056 chip->ecc.strength = req.ecc.strength;
1057
1058 chip->options |= NAND_NO_SUBPAGE_WRITE;
1059
1060 mtd_set_ooblayout(mtd, nand_get_large_page_ooblayout());
1061 pmecc_config_ecc_layout(&atmel_pmecc_oobinfo,
1062 mtd->oobsize,
1063 chip->ecc.bytes);
1064 chip->ecc.layout = &atmel_pmecc_oobinfo;
1065
1066 return 0;
1067}
1068
1069static int atmel_nand_ecc_init(struct nand_chip *chip)
1070{
1071 struct atmel_nand_controller *nc;
1072 struct atmel_nand *nand = to_atmel_nand(chip);
1073 int ret;
1074
1075 nc = to_nand_controller(nand->controller);
1076
1077 switch (chip->ecc.mode) {
1078 case NAND_ECC_NONE:
1079 case NAND_ECC_SOFT:
1080 /*
1081 * Nothing to do, the core will initialize everything for us.
1082 */
1083 break;
1084
1085 case NAND_ECC_HW:
1086 ret = atmel_nand_pmecc_init(chip);
1087 if (ret)
1088 return ret;
1089
1090 chip->ecc.read_page = atmel_nand_pmecc_read_page;
1091 chip->ecc.write_page = atmel_nand_pmecc_write_page;
1092 chip->ecc.read_page_raw = atmel_nand_pmecc_read_page_raw;
1093 chip->ecc.write_page_raw = atmel_nand_pmecc_write_page_raw;
1094 break;
1095
1096 default:
1097 /* Other modes are not supported. */
1098 dev_err(nc->dev, "Unsupported ECC mode: %d\n",
1099 chip->ecc.mode);
1100 return -EOPNOTSUPP;
1101 }
1102
1103 return 0;
1104}
1105
1106static int atmel_hsmc_nand_ecc_init(struct nand_chip *chip)
1107{
1108 int ret;
1109
1110 ret = atmel_nand_ecc_init(chip);
1111 if (ret)
1112 return ret;
1113
1114 if (chip->ecc.mode != NAND_ECC_HW)
1115 return 0;
1116
1117 /* Adjust the ECC operations for the HSMC IP. */
1118 chip->ecc.read_page = atmel_hsmc_nand_pmecc_read_page;
1119 chip->ecc.write_page = atmel_hsmc_nand_pmecc_write_page;
1120 chip->ecc.read_page_raw = atmel_hsmc_nand_pmecc_read_page_raw;
1121 chip->ecc.write_page_raw = atmel_hsmc_nand_pmecc_write_page_raw;
1122
1123 return 0;
1124}
1125
1126static int atmel_smc_nand_prepare_smcconf(struct atmel_nand *nand,
1127 const struct nand_data_interface *conf,
1128 struct atmel_smc_cs_conf *smcconf)
1129{
Alexander Dahl6854d542024-04-15 09:57:55 +02001130 u32 ncycles, totalcycles, timeps, mckperiodps, pulse;
Balamanikandan Gunasundarfe33c7d2022-10-25 16:21:01 +05301131 struct atmel_nand_controller *nc;
1132 int ret;
1133
1134 nc = to_nand_controller(nand->controller);
1135
1136 /* DDR interface not supported. */
1137 if (conf->type != NAND_SDR_IFACE)
1138 return -EOPNOTSUPP;
1139
1140 /*
1141 * tRC < 30ns implies EDO mode. This controller does not support this
1142 * mode.
1143 */
1144 if (conf->timings.sdr.tRC_min < 30000)
1145 return -EOPNOTSUPP;
1146
1147 atmel_smc_cs_conf_init(smcconf);
1148
1149 mckperiodps = NSEC_PER_SEC / clk_get_rate(nc->mck);
1150 mckperiodps *= 1000;
1151
1152 /*
1153 * Set write pulse timing. This one is easy to extract:
1154 *
1155 * NWE_PULSE = tWP
1156 */
1157 ncycles = DIV_ROUND_UP(conf->timings.sdr.tWP_min, mckperiodps);
1158 totalcycles = ncycles;
1159 ret = atmel_smc_cs_conf_set_pulse(smcconf, ATMEL_SMC_NWE_SHIFT,
1160 ncycles);
1161 if (ret)
1162 return ret;
1163
1164 /*
1165 * The write setup timing depends on the operation done on the NAND.
1166 * All operations goes through the same data bus, but the operation
1167 * type depends on the address we are writing to (ALE/CLE address
1168 * lines).
1169 * Since we have no way to differentiate the different operations at
1170 * the SMC level, we must consider the worst case (the biggest setup
1171 * time among all operation types):
1172 *
1173 * NWE_SETUP = max(tCLS, tCS, tALS, tDS) - NWE_PULSE
1174 */
1175 timeps = max3(conf->timings.sdr.tCLS_min, conf->timings.sdr.tCS_min,
1176 conf->timings.sdr.tALS_min);
1177 timeps = max(timeps, conf->timings.sdr.tDS_min);
1178 ncycles = DIV_ROUND_UP(timeps, mckperiodps);
1179 ncycles = ncycles > totalcycles ? ncycles - totalcycles : 0;
1180 totalcycles += ncycles;
1181 ret = atmel_smc_cs_conf_set_setup(smcconf, ATMEL_SMC_NWE_SHIFT,
1182 ncycles);
1183 if (ret)
1184 return ret;
1185
1186 /*
1187 * As for the write setup timing, the write hold timing depends on the
1188 * operation done on the NAND:
1189 *
1190 * NWE_HOLD = max(tCLH, tCH, tALH, tDH, tWH)
1191 */
1192 timeps = max3(conf->timings.sdr.tCLH_min, conf->timings.sdr.tCH_min,
1193 conf->timings.sdr.tALH_min);
1194 timeps = max3(timeps, conf->timings.sdr.tDH_min,
1195 conf->timings.sdr.tWH_min);
1196 ncycles = DIV_ROUND_UP(timeps, mckperiodps);
1197 totalcycles += ncycles;
1198
1199 /*
1200 * The write cycle timing is directly matching tWC, but is also
1201 * dependent on the other timings on the setup and hold timings we
1202 * calculated earlier, which gives:
1203 *
1204 * NWE_CYCLE = max(tWC, NWE_SETUP + NWE_PULSE + NWE_HOLD)
1205 */
1206 ncycles = DIV_ROUND_UP(conf->timings.sdr.tWC_min, mckperiodps);
1207 ncycles = max(totalcycles, ncycles);
1208 ret = atmel_smc_cs_conf_set_cycle(smcconf, ATMEL_SMC_NWE_SHIFT,
1209 ncycles);
1210 if (ret)
1211 return ret;
1212
1213 /*
1214 * We don't want the CS line to be toggled between each byte/word
1215 * transfer to the NAND. The only way to guarantee that is to have the
1216 * NCS_{WR,RD}_{SETUP,HOLD} timings set to 0, which in turn means:
1217 *
1218 * NCS_WR_PULSE = NWE_CYCLE
1219 */
1220 ret = atmel_smc_cs_conf_set_pulse(smcconf, ATMEL_SMC_NCS_WR_SHIFT,
1221 ncycles);
1222 if (ret)
1223 return ret;
1224
1225 /*
1226 * As for the write setup timing, the read hold timing depends on the
1227 * operation done on the NAND:
1228 *
1229 * NRD_HOLD = max(tREH, tRHOH)
1230 */
1231 timeps = max(conf->timings.sdr.tREH_min, conf->timings.sdr.tRHOH_min);
1232 ncycles = DIV_ROUND_UP(timeps, mckperiodps);
1233 totalcycles = ncycles;
1234
1235 /*
1236 * TDF = tRHZ - NRD_HOLD
1237 */
1238 ncycles = DIV_ROUND_UP(conf->timings.sdr.tRHZ_max, mckperiodps);
1239 ncycles -= totalcycles;
1240
1241 /*
1242 * In ONFI 4.0 specs, tRHZ has been increased to support EDO NANDs and
1243 * we might end up with a config that does not fit in the TDF field.
1244 * Just take the max value in this case and hope that the NAND is more
1245 * tolerant than advertised.
1246 */
1247 if (ncycles > ATMEL_SMC_MODE_TDF_MAX)
1248 ncycles = ATMEL_SMC_MODE_TDF_MAX;
1249 else if (ncycles < ATMEL_SMC_MODE_TDF_MIN)
1250 ncycles = ATMEL_SMC_MODE_TDF_MIN;
1251
1252 smcconf->mode |= ATMEL_SMC_MODE_TDF(ncycles) |
1253 ATMEL_SMC_MODE_TDFMODE_OPTIMIZED;
1254
1255 /*
Alexander Dahl6854d542024-04-15 09:57:55 +02001256 * Read pulse timing would directly match tRP,
1257 * but some NAND flash chips (S34ML01G2 and W29N02KVxxAF)
1258 * do not work properly in timing mode 3.
1259 * The workaround is to extend the SMC NRD pulse to meet tREA
1260 * timing.
Balamanikandan Gunasundarfe33c7d2022-10-25 16:21:01 +05301261 *
Alexander Dahl6854d542024-04-15 09:57:55 +02001262 * NRD_PULSE = max(tRP, tREA)
Balamanikandan Gunasundarfe33c7d2022-10-25 16:21:01 +05301263 */
Alexander Dahl6854d542024-04-15 09:57:55 +02001264 pulse = max(conf->timings.sdr.tRP_min, conf->timings.sdr.tREA_max);
1265 ncycles = DIV_ROUND_UP(pulse, mckperiodps);
Balamanikandan Gunasundarfe33c7d2022-10-25 16:21:01 +05301266 totalcycles += ncycles;
1267 ret = atmel_smc_cs_conf_set_pulse(smcconf, ATMEL_SMC_NRD_SHIFT,
1268 ncycles);
1269 if (ret)
1270 return ret;
1271
1272 /*
Alexander Dahl681c2fb2024-03-20 10:02:13 +01001273 * The read cycle timing is directly matching tRC, but is also
Balamanikandan Gunasundarfe33c7d2022-10-25 16:21:01 +05301274 * dependent on the setup and hold timings we calculated earlier,
1275 * which gives:
1276 *
1277 * NRD_CYCLE = max(tRC, NRD_PULSE + NRD_HOLD)
1278 *
1279 * NRD_SETUP is always 0.
1280 */
1281 ncycles = DIV_ROUND_UP(conf->timings.sdr.tRC_min, mckperiodps);
1282 ncycles = max(totalcycles, ncycles);
1283 ret = atmel_smc_cs_conf_set_cycle(smcconf, ATMEL_SMC_NRD_SHIFT,
1284 ncycles);
1285 if (ret)
1286 return ret;
1287
1288 /*
1289 * We don't want the CS line to be toggled between each byte/word
1290 * transfer from the NAND. The only way to guarantee that is to have
1291 * the NCS_{WR,RD}_{SETUP,HOLD} timings set to 0, which in turn means:
1292 *
1293 * NCS_RD_PULSE = NRD_CYCLE
1294 */
1295 ret = atmel_smc_cs_conf_set_pulse(smcconf, ATMEL_SMC_NCS_RD_SHIFT,
1296 ncycles);
1297 if (ret)
1298 return ret;
1299
1300 /* Txxx timings are directly matching tXXX ones. */
1301 ncycles = DIV_ROUND_UP(conf->timings.sdr.tCLR_min, mckperiodps);
1302 ret = atmel_smc_cs_conf_set_timing(smcconf,
1303 ATMEL_HSMC_TIMINGS_TCLR_SHIFT,
1304 ncycles);
1305 if (ret)
1306 return ret;
1307
1308 ncycles = DIV_ROUND_UP(conf->timings.sdr.tADL_min, mckperiodps);
1309 ret = atmel_smc_cs_conf_set_timing(smcconf,
1310 ATMEL_HSMC_TIMINGS_TADL_SHIFT,
1311 ncycles);
1312 /*
1313 * Version 4 of the ONFI spec mandates that tADL be at least 400
1314 * nanoseconds, but, depending on the master clock rate, 400 ns may not
1315 * fit in the tADL field of the SMC reg. We need to relax the check and
1316 * accept the -ERANGE return code.
1317 *
1318 * Note that previous versions of the ONFI spec had a lower tADL_min
1319 * (100 or 200 ns). It's not clear why this timing constraint got
1320 * increased but it seems most NANDs are fine with values lower than
1321 * 400ns, so we should be safe.
1322 */
1323 if (ret && ret != -ERANGE)
1324 return ret;
1325
1326 ncycles = DIV_ROUND_UP(conf->timings.sdr.tAR_min, mckperiodps);
1327 ret = atmel_smc_cs_conf_set_timing(smcconf,
1328 ATMEL_HSMC_TIMINGS_TAR_SHIFT,
1329 ncycles);
1330 if (ret)
1331 return ret;
1332
1333 ncycles = DIV_ROUND_UP(conf->timings.sdr.tRR_min, mckperiodps);
1334 ret = atmel_smc_cs_conf_set_timing(smcconf,
1335 ATMEL_HSMC_TIMINGS_TRR_SHIFT,
1336 ncycles);
1337 if (ret)
1338 return ret;
1339
1340 ncycles = DIV_ROUND_UP(conf->timings.sdr.tWB_max, mckperiodps);
1341 ret = atmel_smc_cs_conf_set_timing(smcconf,
1342 ATMEL_HSMC_TIMINGS_TWB_SHIFT,
1343 ncycles);
1344 if (ret)
1345 return ret;
1346
1347 /* Attach the CS line to the NFC logic. */
1348 smcconf->timings |= ATMEL_HSMC_TIMINGS_NFSEL;
1349
1350 /* Set the appropriate data bus width. */
1351 if (nand->base.options & NAND_BUSWIDTH_16)
1352 smcconf->mode |= ATMEL_SMC_MODE_DBW_16;
1353
1354 /* Operate in NRD/NWE READ/WRITEMODE. */
1355 smcconf->mode |= ATMEL_SMC_MODE_READMODE_NRD |
1356 ATMEL_SMC_MODE_WRITEMODE_NWE;
1357
1358 return 0;
1359}
1360
1361static int
1362atmel_smc_nand_setup_data_interface(struct atmel_nand *nand,
1363 int csline,
1364 const struct nand_data_interface *conf)
1365{
1366 struct atmel_nand_controller *nc;
1367 struct atmel_smc_cs_conf smcconf;
1368 struct atmel_nand_cs *cs;
1369 int ret;
1370
1371 nc = to_nand_controller(nand->controller);
1372
1373 ret = atmel_smc_nand_prepare_smcconf(nand, conf, &smcconf);
1374 if (ret)
1375 return ret;
1376
1377 if (csline == NAND_DATA_IFACE_CHECK_ONLY)
1378 return 0;
1379
1380 cs = &nand->cs[csline];
1381 cs->smcconf = smcconf;
1382
1383 atmel_smc_cs_conf_apply(nc->smc, cs->id, &cs->smcconf);
1384
1385 return 0;
1386}
1387
1388static int
1389atmel_hsmc_nand_setup_data_interface(struct atmel_nand *nand,
1390 int csline,
1391 const struct nand_data_interface *conf)
1392{
1393 struct atmel_hsmc_nand_controller *nc;
1394 struct atmel_smc_cs_conf smcconf;
1395 struct atmel_nand_cs *cs;
1396 int ret;
1397
1398 nc = to_hsmc_nand_controller(nand->controller);
1399
1400 ret = atmel_smc_nand_prepare_smcconf(nand, conf, &smcconf);
1401 if (ret)
1402 return ret;
1403
1404 if (csline == NAND_DATA_IFACE_CHECK_ONLY)
1405 return 0;
1406
1407 cs = &nand->cs[csline];
1408 cs->smcconf = smcconf;
1409
1410 if (cs->rb.type == ATMEL_NAND_NATIVE_RB)
1411 cs->smcconf.timings |= ATMEL_HSMC_TIMINGS_RBNSEL(cs->rb.id);
1412
1413 atmel_hsmc_cs_conf_apply(nc->base.smc, nc->hsmc_layout, cs->id,
1414 &cs->smcconf);
1415
1416 return 0;
1417}
1418
1419static int atmel_nand_setup_data_interface(struct mtd_info *mtd, int csline,
1420 const struct nand_data_interface *conf)
1421{
1422 struct nand_chip *chip = mtd_to_nand(mtd);
1423 struct atmel_nand *nand = to_atmel_nand(chip);
1424 struct atmel_nand_controller *nc;
1425
1426 nc = to_nand_controller(nand->controller);
1427
1428 if (csline >= nand->numcs ||
1429 (csline < 0 && csline != NAND_DATA_IFACE_CHECK_ONLY))
1430 return -EINVAL;
1431
1432 return nc->caps->ops->setup_data_interface(nand, csline, conf);
1433}
1434
Balamanikandan Gunasundarfe33c7d2022-10-25 16:21:01 +05301435static void atmel_nand_init(struct atmel_nand_controller *nc,
1436 struct atmel_nand *nand)
1437{
1438 struct nand_chip *chip = &nand->base;
1439 struct mtd_info *mtd = nand_to_mtd(chip);
1440
1441 mtd->dev->parent = nc->dev;
1442 nand->controller = &nc->base;
Balamanikandan Gunasundarfe33c7d2022-10-25 16:21:01 +05301443
1444 chip->cmd_ctrl = atmel_nand_cmd_ctrl;
1445 chip->read_byte = atmel_nand_read_byte;
1446 chip->write_byte = atmel_nand_write_byte;
1447 chip->read_buf = atmel_nand_read_buf;
1448 chip->write_buf = atmel_nand_write_buf;
1449 chip->select_chip = atmel_nand_select_chip;
1450 chip->setup_data_interface = atmel_nand_setup_data_interface;
1451
1452 if (!nc->mck || !nc->caps->ops->setup_data_interface)
1453 chip->options |= NAND_KEEP_TIMINGS;
1454
1455 /* Some NANDs require a longer delay than the default one (20us). */
1456 chip->chip_delay = 40;
1457
1458 /* Default to HW ECC if pmecc is available. */
1459 if (nc->pmecc)
1460 chip->ecc.mode = NAND_ECC_HW;
1461}
1462
1463static void atmel_smc_nand_init(struct atmel_nand_controller *nc,
1464 struct atmel_nand *nand)
1465{
1466 struct atmel_smc_nand_controller *smc_nc;
1467 int i;
1468
1469 atmel_nand_init(nc, nand);
1470
1471 smc_nc = to_smc_nand_controller(nand->controller);
1472 if (!smc_nc->ebi_csa_regmap)
1473 return;
1474
1475 /* Attach the CS to the NAND Flash logic. */
1476 for (i = 0; i < nand->numcs; i++)
1477 regmap_update_bits(smc_nc->ebi_csa_regmap,
1478 smc_nc->ebi_csa->offs,
1479 BIT(nand->cs[i].id), BIT(nand->cs[i].id));
1480
1481 if (smc_nc->ebi_csa->nfd0_on_d16)
1482 regmap_update_bits(smc_nc->ebi_csa_regmap,
1483 smc_nc->ebi_csa->offs,
1484 smc_nc->ebi_csa->nfd0_on_d16,
1485 smc_nc->ebi_csa->nfd0_on_d16);
1486}
1487
1488static void atmel_hsmc_nand_init(struct atmel_nand_controller *nc,
1489 struct atmel_nand *nand)
1490{
1491 struct nand_chip *chip = &nand->base;
1492
1493 atmel_nand_init(nc, nand);
1494
1495 /* Overload some methods for the HSMC controller. */
1496 chip->cmd_ctrl = atmel_hsmc_nand_cmd_ctrl;
1497 chip->select_chip = atmel_hsmc_nand_select_chip;
1498}
1499
1500static int atmel_nand_controller_remove_nand(struct atmel_nand *nand)
1501{
1502 list_del(&nand->node);
1503
1504 return 0;
1505}
1506
1507static struct atmel_nand *atmel_nand_create(struct atmel_nand_controller *nc,
1508 ofnode np,
1509 int reg_cells)
1510{
1511 struct atmel_nand *nand;
1512 ofnode n;
1513 int numcs = 0;
1514 int ret, i;
1515 u32 val;
1516 fdt32_t faddr;
1517 phys_addr_t base;
1518
1519 /* Count num of nand nodes */
1520 ofnode_for_each_subnode(n, ofnode_get_parent(np))
1521 numcs++;
1522 if (numcs < 1) {
1523 dev_err(nc->dev, "Missing or invalid reg property\n");
1524 return ERR_PTR(-EINVAL);
1525 }
1526
1527 nand = devm_kzalloc(nc->dev,
1528 sizeof(struct atmel_nand) +
1529 (numcs * sizeof(struct atmel_nand_cs)),
1530 GFP_KERNEL);
1531 if (!nand) {
1532 dev_err(nc->dev, "Failed to allocate NAND object\n");
1533 return ERR_PTR(-ENOMEM);
1534 }
1535
1536 nand->numcs = numcs;
1537
1538 gpio_request_by_name_nodev(np, "det-gpios", 0, &nand->cdgpio,
1539 GPIOD_IS_IN);
1540
1541 for (i = 0; i < numcs; i++) {
1542 ret = ofnode_read_u32(np, "reg", &val);
1543 if (ret) {
1544 dev_err(nc->dev, "Invalid reg property (err = %d)\n",
1545 ret);
1546 return ERR_PTR(ret);
1547 }
1548 nand->cs[i].id = val;
1549
1550 /* Read base address */
1551 struct resource res;
1552
1553 if (ofnode_read_resource(np, 0, &res)) {
1554 dev_err(nc->dev, "Unable to read resource\n");
1555 return ERR_PTR(-ENOMEM);
1556 }
1557
1558 faddr = cpu_to_fdt32(val);
1559 base = ofnode_translate_address(np, &faddr);
1560 nand->cs[i].io.virt = (void *)base;
1561
1562 if (!ofnode_read_u32(np, "atmel,rb", &val)) {
1563 if (val > ATMEL_NFC_MAX_RB_ID)
1564 return ERR_PTR(-EINVAL);
1565
1566 nand->cs[i].rb.type = ATMEL_NAND_NATIVE_RB;
1567 nand->cs[i].rb.id = val;
1568 } else {
Alexander Dahld8f077a2023-09-22 11:08:56 +02001569 ret = gpio_request_by_name_nodev(np, "rb-gpios", 0,
1570 &nand->cs[i].rb.gpio,
1571 GPIOD_IS_IN);
1572 if (ret && ret != -ENOENT)
1573 dev_err(nc->dev, "Failed to get R/B gpio (err = %d)\n", ret);
1574 if (!ret)
1575 nand->cs[i].rb.type = ATMEL_NAND_GPIO_RB;
Balamanikandan Gunasundarfe33c7d2022-10-25 16:21:01 +05301576 }
1577
1578 gpio_request_by_name_nodev(np, "cs-gpios", 0,
1579 &nand->cs[i].csgpio,
1580 GPIOD_IS_OUT);
1581 }
1582
1583 nand_set_flash_node(&nand->base, np);
1584
1585 return nand;
1586}
1587
1588static int nand_attach(struct nand_chip *chip)
1589{
1590 struct atmel_nand *nand = to_atmel_nand(chip);
1591
1592 if (nand->controller->ops && nand->controller->ops->attach_chip)
1593 return nand->controller->ops->attach_chip(chip);
1594
1595 return 0;
1596}
1597
1598int atmel_nand_scan(struct mtd_info *mtd, int maxchips)
1599{
1600 int ret;
1601
1602 ret = nand_scan_ident(mtd, maxchips, NULL);
1603 if (ret)
1604 return ret;
1605
1606 ret = nand_attach(mtd_to_nand(mtd));
1607 if (ret)
1608 return ret;
1609
1610 ret = nand_scan_tail(mtd);
1611 return ret;
1612}
1613
1614static int
1615atmel_nand_controller_add_nand(struct atmel_nand_controller *nc,
1616 struct atmel_nand *nand)
1617{
1618 struct nand_chip *chip = &nand->base;
1619 struct mtd_info *mtd = nand_to_mtd(chip);
1620 int ret;
1621
1622 /* No card inserted, skip this NAND. */
1623 if (dm_gpio_is_valid(&nand->cdgpio) &&
1624 dm_gpio_get_value(&nand->cdgpio)) {
1625 dev_info(nc->dev, "No SmartMedia card inserted.\n");
1626 return 0;
1627 }
1628
1629 nc->caps->ops->nand_init(nc, nand);
1630
1631 ret = atmel_nand_scan(mtd, nand->numcs);
1632 if (ret) {
1633 dev_err(nc->dev, "NAND scan failed: %d\n", ret);
1634 return ret;
1635 }
1636
1637 ret = nand_register(0, mtd);
1638 if (ret) {
1639 dev_err(nc->dev, "nand register failed: %d\n", ret);
1640 return ret;
1641 }
1642
1643 list_add_tail(&nand->node, &nc->chips);
1644
1645 return 0;
1646}
1647
1648static int
1649atmel_nand_controller_remove_nands(struct atmel_nand_controller *nc)
1650{
1651 struct atmel_nand *nand, *tmp;
1652 int ret;
1653
1654 list_for_each_entry_safe(nand, tmp, &nc->chips, node) {
1655 ret = atmel_nand_controller_remove_nand(nand);
1656 if (ret)
1657 return ret;
1658 }
1659
1660 return 0;
1661}
1662
1663static int atmel_nand_controller_add_nands(struct atmel_nand_controller *nc)
1664{
1665 ofnode np;
1666 ofnode nand_np;
1667 int ret, reg_cells;
1668 u32 val;
1669
1670 /* TODO:
1671 * Add support for legacy nands
1672 */
1673
1674 np = nc->dev->node_;
1675
1676 ret = ofnode_read_u32(np, "#address-cells", &val);
1677 if (ret) {
1678 dev_err(nc->dev, "missing #address-cells property\n");
1679 return ret;
1680 }
1681
1682 reg_cells = val;
1683
1684 ret = ofnode_read_u32(np, "#size-cells", &val);
1685 if (ret) {
1686 dev_err(nc->dev, "missing #size-cells property\n");
1687 return ret;
1688 }
1689
1690 reg_cells += val;
1691
1692 ofnode_for_each_subnode(nand_np, np) {
1693 struct atmel_nand *nand;
1694
1695 nand = atmel_nand_create(nc, nand_np, reg_cells);
1696 if (IS_ERR(nand)) {
1697 ret = PTR_ERR(nand);
1698 goto err;
1699 }
1700
1701 ret = atmel_nand_controller_add_nand(nc, nand);
1702 if (ret)
1703 goto err;
1704 }
1705
1706 return 0;
1707
1708err:
1709 atmel_nand_controller_remove_nands(nc);
1710
1711 return ret;
1712}
1713
1714static const struct atmel_smc_nand_ebi_csa_cfg at91sam9260_ebi_csa = {
1715 .offs = AT91SAM9260_MATRIX_EBICSA,
1716};
1717
1718static const struct atmel_smc_nand_ebi_csa_cfg at91sam9261_ebi_csa = {
1719 .offs = AT91SAM9261_MATRIX_EBICSA,
1720};
1721
1722static const struct atmel_smc_nand_ebi_csa_cfg at91sam9263_ebi_csa = {
1723 .offs = AT91SAM9263_MATRIX_EBI0CSA,
1724};
1725
1726static const struct atmel_smc_nand_ebi_csa_cfg at91sam9rl_ebi_csa = {
1727 .offs = AT91SAM9RL_MATRIX_EBICSA,
1728};
1729
1730static const struct atmel_smc_nand_ebi_csa_cfg at91sam9g45_ebi_csa = {
1731 .offs = AT91SAM9G45_MATRIX_EBICSA,
1732};
1733
1734static const struct atmel_smc_nand_ebi_csa_cfg at91sam9n12_ebi_csa = {
1735 .offs = AT91SAM9N12_MATRIX_EBICSA,
1736};
1737
1738static const struct atmel_smc_nand_ebi_csa_cfg at91sam9x5_ebi_csa = {
1739 .offs = AT91SAM9X5_MATRIX_EBICSA,
1740};
1741
1742static const struct atmel_smc_nand_ebi_csa_cfg sam9x60_ebi_csa = {
1743 .offs = AT91_SFR_CCFG_EBICSA,
1744 .nfd0_on_d16 = AT91_SFR_CCFG_NFD0_ON_D16,
1745};
1746
1747static const struct udevice_id atmel_ebi_csa_regmap_of_ids[] = {
1748 {
1749 .compatible = "atmel,at91sam9260-matrix",
1750 .data = (ulong)&at91sam9260_ebi_csa,
1751 },
1752 {
1753 .compatible = "atmel,at91sam9261-matrix",
1754 .data = (ulong)&at91sam9261_ebi_csa,
1755 },
1756 {
1757 .compatible = "atmel,at91sam9263-matrix",
1758 .data = (ulong)&at91sam9263_ebi_csa,
1759 },
1760 {
1761 .compatible = "atmel,at91sam9rl-matrix",
1762 .data = (ulong)&at91sam9rl_ebi_csa,
1763 },
1764 {
1765 .compatible = "atmel,at91sam9g45-matrix",
1766 .data = (ulong)&at91sam9g45_ebi_csa,
1767 },
1768 {
1769 .compatible = "atmel,at91sam9n12-matrix",
1770 .data = (ulong)&at91sam9n12_ebi_csa,
1771 },
1772 {
1773 .compatible = "atmel,at91sam9x5-matrix",
1774 .data = (ulong)&at91sam9x5_ebi_csa,
1775 },
1776 {
1777 .compatible = "microchip,sam9x60-sfr",
1778 .data = (ulong)&sam9x60_ebi_csa,
1779 },
1780 { /* sentinel */ },
1781};
1782
1783static int atmel_nand_attach_chip(struct nand_chip *chip)
1784{
1785 struct atmel_nand *nand = to_atmel_nand(chip);
1786 struct atmel_nand_controller *nc = to_nand_controller(nand->controller);
1787 struct mtd_info *mtd = nand_to_mtd(chip);
1788 int ret;
1789
1790 ret = nc->caps->ops->ecc_init(chip);
1791 if (ret)
1792 return ret;
1793
1794 if (nc->caps->legacy_of_bindings || !ofnode_valid(nc->dev->node_)) {
1795 /*
1796 * We keep the MTD name unchanged to avoid breaking platforms
1797 * where the MTD cmdline parser is used and the bootloader
1798 * has not been updated to use the new naming scheme.
1799 */
1800 mtd->name = "atmel_nand";
1801 } else if (!mtd->name) {
1802 /*
1803 * If the new bindings are used and the bootloader has not been
1804 * updated to pass a new mtdparts parameter on the cmdline, you
1805 * should define the following property in your nand node:
1806 *
1807 * label = "atmel_nand";
1808 *
1809 * This way, mtd->name will be set by the core when
1810 * nand_set_flash_node() is called.
1811 */
1812 sprintf(mtd->name, "%s:nand.%d", nc->dev->name, nand->cs[0].id);
1813 }
1814
1815 return 0;
1816}
1817
1818static const struct nand_controller_ops atmel_nand_controller_ops = {
1819 .attach_chip = atmel_nand_attach_chip,
1820};
1821
1822static int
1823atmel_nand_controller_init(struct atmel_nand_controller *nc,
1824 struct udevice *dev,
1825 const struct atmel_nand_controller_caps *caps)
1826{
1827 struct ofnode_phandle_args args;
1828 int ret;
1829
1830 nc->base.ops = &atmel_nand_controller_ops;
1831 INIT_LIST_HEAD(&nc->chips);
1832 nc->dev = dev;
1833 nc->caps = caps;
1834
1835 nc->pmecc = devm_atmel_pmecc_get(dev);
1836 if (IS_ERR(nc->pmecc)) {
1837 ret = PTR_ERR(nc->pmecc);
1838 if (ret != -EPROBE_DEFER)
1839 dev_err(dev, "Could not get PMECC object (err = %d)\n",
1840 ret);
1841 return ret;
1842 }
1843
1844 /* We do not retrieve the SMC syscon when parsing old DTs. */
1845 if (nc->caps->legacy_of_bindings)
1846 return 0;
1847
1848 nc->mck = devm_kzalloc(dev, sizeof(nc->mck), GFP_KERNEL);
1849 if (!nc->mck)
1850 return -ENOMEM;
1851
1852 clk_get_by_index(dev->parent, 0, nc->mck);
1853 if (IS_ERR(nc->mck)) {
1854 dev_err(dev, "Failed to retrieve MCK clk\n");
1855 return PTR_ERR(nc->mck);
1856 }
1857
1858 ret = ofnode_parse_phandle_with_args(dev->parent->node_,
1859 "atmel,smc", NULL, 0, 0, &args);
1860 if (ret) {
1861 dev_err(dev, "Missing or invalid atmel,smc property\n");
1862 return -EINVAL;
1863 }
1864
1865 nc->smc = syscon_node_to_regmap(args.node);
1866 if (IS_ERR(nc->smc)) {
1867 ret = PTR_ERR(nc->smc);
1868 dev_err(dev, "Could not get SMC regmap (err = %d)\n", ret);
1869 return 0;
1870 }
1871
1872 return 0;
1873}
1874
1875static int
1876atmel_smc_nand_controller_init(struct atmel_smc_nand_controller *nc)
1877{
1878 struct udevice *dev = nc->base.dev;
1879 struct ofnode_phandle_args args;
1880 const struct udevice_id *match = NULL;
1881 const char *name;
1882 int ret;
1883 int len;
1884 int i;
1885
1886 /* We do not retrieve the EBICSA regmap when parsing old DTs. */
1887 if (nc->base.caps->legacy_of_bindings)
1888 return 0;
1889
1890 ret = ofnode_parse_phandle_with_args(dev->parent->node_,
1891 nc->base.caps->ebi_csa_regmap_name,
1892 NULL, 0, 0, &args);
1893 if (ret) {
1894 dev_err(dev, "Unable to read ebi csa regmap\n");
1895 return -EINVAL;
1896 }
1897
1898 name = ofnode_get_property(args.node, "compatible", &len);
1899
1900 for (i = 0; i < ARRAY_SIZE(atmel_ebi_csa_regmap_of_ids); i++) {
1901 if (!strcmp(name, atmel_ebi_csa_regmap_of_ids[i].compatible)) {
1902 match = &atmel_ebi_csa_regmap_of_ids[i];
1903 break;
1904 }
1905 }
1906
1907 if (!match) {
1908 dev_err(dev, "Unable to find ebi csa conf");
1909 return -EINVAL;
1910 }
1911 nc->ebi_csa = (struct atmel_smc_nand_ebi_csa_cfg *)match->data;
1912
1913 nc->ebi_csa_regmap = syscon_node_to_regmap(args.node);
1914 if (IS_ERR(nc->ebi_csa_regmap)) {
1915 ret = PTR_ERR(nc->ebi_csa_regmap);
1916 dev_err(dev, "Could not get EBICSA regmap (err = %d)\n", ret);
1917 return ret;
1918 }
1919
1920 /* TODO:
1921 * The at91sam9263 has 2 EBIs, if the NAND controller is under EBI1
1922 * add 4 to ->ebi_csa->offs.
1923 */
1924
1925 return 0;
1926}
1927
1928static int atmel_hsmc_nand_controller_init(struct atmel_hsmc_nand_controller *nc)
1929{
1930 struct udevice *dev = nc->base.dev;
1931 struct ofnode_phandle_args args;
1932 struct clk smc_clk;
1933 int ret;
1934 u32 addr;
1935
1936 ret = ofnode_parse_phandle_with_args(dev->parent->node_,
1937 "atmel,smc", NULL, 0, 0, &args);
1938 if (ret) {
1939 dev_err(dev, "Missing or invalid atmel,smc property\n");
1940 return -EINVAL;
1941 }
1942
1943 nc->hsmc_layout = atmel_hsmc_get_reg_layout(args.node);
1944 if (IS_ERR(nc->hsmc_layout)) {
1945 dev_err(dev, "Could not get hsmc layout\n");
1946 return -EINVAL;
1947 }
1948
1949 /* Enable smc clock */
1950 ret = clk_get_by_index_nodev(args.node, 0, &smc_clk);
1951 if (ret) {
1952 dev_err(dev, "Unable to get smc clock (err = %d)", ret);
1953 return ret;
1954 }
1955
1956 ret = clk_prepare_enable(&smc_clk);
1957 if (ret)
1958 return ret;
1959
1960 ret = ofnode_parse_phandle_with_args(dev->node_,
1961 "atmel,nfc-io", NULL, 0, 0, &args);
1962 if (ret) {
1963 dev_err(dev, "Missing or invalid atmel,nfc-io property\n");
1964 return -EINVAL;
1965 }
1966
1967 nc->io = syscon_node_to_regmap(args.node);
1968 if (IS_ERR(nc->io)) {
1969 ret = PTR_ERR(nc->io);
1970 dev_err(dev, "Could not get NFC IO regmap\n");
1971 return ret;
1972 }
1973
1974 ret = ofnode_parse_phandle_with_args(dev->node_,
1975 "atmel,nfc-sram", NULL, 0, 0, &args);
1976 if (ret) {
1977 dev_err(dev, "Missing or invalid atmel,nfc-sram property\n");
1978 return ret;
1979 }
1980
1981 ret = ofnode_read_u32(args.node, "reg", &addr);
1982 if (ret) {
1983 dev_err(dev, "Could not read reg addr of nfc sram");
1984 return ret;
1985 }
1986 nc->sram.virt = (void *)addr;
1987
1988 return 0;
1989}
1990
1991static int
1992atmel_hsmc_nand_controller_remove(struct atmel_nand_controller *nc)
1993{
1994 struct atmel_hsmc_nand_controller *hsmc_nc;
1995 int ret;
1996
1997 ret = atmel_nand_controller_remove_nands(nc);
1998 if (ret)
1999 return ret;
2000
2001 hsmc_nc = container_of(nc, struct atmel_hsmc_nand_controller, base);
2002
Sean Andersond318eb32023-12-16 14:38:42 -05002003 if (hsmc_nc->clk)
Balamanikandan Gunasundarfe33c7d2022-10-25 16:21:01 +05302004 clk_disable_unprepare(hsmc_nc->clk);
Balamanikandan Gunasundarfe33c7d2022-10-25 16:21:01 +05302005
2006 return 0;
2007}
2008
2009static int
2010atmel_hsmc_nand_controller_probe(struct udevice *dev,
2011 const struct atmel_nand_controller_caps *caps)
2012{
2013 struct atmel_hsmc_nand_controller *nc;
2014 int ret;
2015
2016 nc = devm_kzalloc(dev, sizeof(*nc), GFP_KERNEL);
2017 if (!nc)
2018 return -ENOMEM;
2019
2020 ret = atmel_nand_controller_init(&nc->base, dev, caps);
2021 if (ret)
2022 return ret;
2023
2024 ret = atmel_hsmc_nand_controller_init(nc);
2025 if (ret)
2026 return ret;
2027
2028 /* Make sure all irqs are masked before registering our IRQ handler. */
2029 regmap_write(nc->base.smc, ATMEL_HSMC_NFC_IDR, 0xffffffff);
2030
2031 /* Initial NFC configuration. */
2032 regmap_write(nc->base.smc, ATMEL_HSMC_NFC_CFG,
2033 ATMEL_HSMC_NFC_CFG_DTO_MAX);
2034
2035 ret = atmel_nand_controller_add_nands(&nc->base);
2036 if (ret)
2037 goto err;
2038
2039 return 0;
2040
2041err:
2042 atmel_hsmc_nand_controller_remove(&nc->base);
2043
2044 return ret;
2045}
2046
2047static const struct atmel_nand_controller_ops atmel_hsmc_nc_ops = {
2048 .probe = atmel_hsmc_nand_controller_probe,
2049 .remove = atmel_hsmc_nand_controller_remove,
2050 .ecc_init = atmel_hsmc_nand_ecc_init,
2051 .nand_init = atmel_hsmc_nand_init,
2052 .setup_data_interface = atmel_hsmc_nand_setup_data_interface,
2053};
2054
2055static const struct atmel_nand_controller_caps atmel_sama5_nc_caps = {
2056 .has_dma = true,
2057 .ale_offs = BIT(21),
2058 .cle_offs = BIT(22),
2059 .ops = &atmel_hsmc_nc_ops,
2060};
2061
2062static int
2063atmel_smc_nand_controller_probe(struct udevice *dev,
2064 const struct atmel_nand_controller_caps *caps)
2065{
2066 struct atmel_smc_nand_controller *nc;
2067 int ret;
2068
2069 nc = devm_kzalloc(dev, sizeof(*nc), GFP_KERNEL);
2070 if (!nc)
2071 return -ENOMEM;
2072
2073 ret = atmel_nand_controller_init(&nc->base, dev, caps);
2074 if (ret)
2075 return ret;
2076
2077 ret = atmel_smc_nand_controller_init(nc);
2078 if (ret)
2079 return ret;
2080
2081 return atmel_nand_controller_add_nands(&nc->base);
2082}
2083
2084static int
2085atmel_smc_nand_controller_remove(struct atmel_nand_controller *nc)
2086{
2087 int ret;
2088
2089 ret = atmel_nand_controller_remove_nands(nc);
2090 if (ret)
2091 return ret;
2092
2093 return 0;
2094}
2095
2096/*
2097 * The SMC reg layout of at91rm9200 is completely different which prevents us
2098 * from re-using atmel_smc_nand_setup_data_interface() for the
2099 * ->setup_data_interface() hook.
2100 * At this point, there's no support for the at91rm9200 SMC IP, so we leave
2101 * ->setup_data_interface() unassigned.
2102 */
2103static const struct atmel_nand_controller_ops at91rm9200_nc_ops = {
2104 .probe = atmel_smc_nand_controller_probe,
2105 .remove = atmel_smc_nand_controller_remove,
2106 .ecc_init = atmel_nand_ecc_init,
2107 .nand_init = atmel_smc_nand_init,
2108};
2109
2110static const struct atmel_nand_controller_caps atmel_rm9200_nc_caps = {
2111 .ale_offs = BIT(21),
2112 .cle_offs = BIT(22),
2113 .ebi_csa_regmap_name = "atmel,matrix",
2114 .ops = &at91rm9200_nc_ops,
2115};
2116
2117static const struct atmel_nand_controller_ops atmel_smc_nc_ops = {
2118 .probe = atmel_smc_nand_controller_probe,
2119 .remove = atmel_smc_nand_controller_remove,
2120 .ecc_init = atmel_nand_ecc_init,
2121 .nand_init = atmel_smc_nand_init,
2122 .setup_data_interface = atmel_smc_nand_setup_data_interface,
2123};
2124
2125static const struct atmel_nand_controller_caps atmel_sam9260_nc_caps = {
2126 .ale_offs = BIT(21),
2127 .cle_offs = BIT(22),
2128 .ebi_csa_regmap_name = "atmel,matrix",
2129 .ops = &atmel_smc_nc_ops,
2130};
2131
2132static const struct atmel_nand_controller_caps atmel_sam9261_nc_caps = {
2133 .ale_offs = BIT(22),
2134 .cle_offs = BIT(21),
2135 .ebi_csa_regmap_name = "atmel,matrix",
2136 .ops = &atmel_smc_nc_ops,
2137};
2138
2139static const struct atmel_nand_controller_caps atmel_sam9g45_nc_caps = {
2140 .has_dma = true,
2141 .ale_offs = BIT(21),
2142 .cle_offs = BIT(22),
2143 .ebi_csa_regmap_name = "atmel,matrix",
2144 .ops = &atmel_smc_nc_ops,
2145};
2146
2147static const struct atmel_nand_controller_caps microchip_sam9x60_nc_caps = {
2148 .has_dma = true,
2149 .ale_offs = BIT(21),
2150 .cle_offs = BIT(22),
2151 .ebi_csa_regmap_name = "microchip,sfr",
2152 .ops = &atmel_smc_nc_ops,
2153};
2154
2155/* Only used to parse old bindings. */
2156static const struct atmel_nand_controller_caps atmel_rm9200_nand_caps = {
2157 .ale_offs = BIT(21),
2158 .cle_offs = BIT(22),
2159 .ops = &atmel_smc_nc_ops,
2160 .legacy_of_bindings = true,
2161};
2162
2163static const struct udevice_id atmel_nand_controller_of_ids[] = {
2164 {
2165 .compatible = "atmel,at91rm9200-nand-controller",
2166 .data = (ulong)&atmel_rm9200_nc_caps,
2167 },
2168 {
2169 .compatible = "atmel,at91sam9260-nand-controller",
2170 .data = (ulong)&atmel_sam9260_nc_caps,
2171 },
2172 {
2173 .compatible = "atmel,at91sam9261-nand-controller",
2174 .data = (ulong)&atmel_sam9261_nc_caps,
2175 },
2176 {
2177 .compatible = "atmel,at91sam9g45-nand-controller",
2178 .data = (ulong)&atmel_sam9g45_nc_caps,
2179 },
2180 {
2181 .compatible = "atmel,sama5d3-nand-controller",
2182 .data = (ulong)&atmel_sama5_nc_caps,
2183 },
2184 {
2185 .compatible = "microchip,sam9x60-nand-controller",
2186 .data = (ulong)&microchip_sam9x60_nc_caps,
2187 },
2188 /* Support for old/deprecated bindings: */
2189 {
2190 .compatible = "atmel,at91rm9200-nand",
2191 .data = (ulong)&atmel_rm9200_nand_caps,
2192 },
2193 {
2194 .compatible = "atmel,sama5d4-nand",
2195 .data = (ulong)&atmel_rm9200_nand_caps,
2196 },
2197 {
2198 .compatible = "atmel,sama5d2-nand",
2199 .data = (ulong)&atmel_rm9200_nand_caps,
2200 },
2201 { /* sentinel */ },
2202};
2203
2204static int atmel_nand_controller_probe(struct udevice *dev)
2205{
2206 const struct atmel_nand_controller_caps *caps;
Balamanikandan Gunasundarfe33c7d2022-10-25 16:21:01 +05302207
2208 caps = (struct atmel_nand_controller_caps *)dev_get_driver_data(dev);
2209 if (!caps) {
2210 printf("Could not retrieve NFC caps\n");
2211 return -EINVAL;
2212 }
2213
Balamanikandan Gunasundarfe33c7d2022-10-25 16:21:01 +05302214 return caps->ops->probe(dev, caps);
2215}
2216
2217static int atmel_nand_controller_remove(struct udevice *dev)
2218{
2219 struct atmel_nand_controller *nc;
2220
2221 nc = (struct atmel_nand_controller *)dev_get_driver_data(dev);
2222
2223 return nc->caps->ops->remove(nc);
2224}
2225
2226U_BOOT_DRIVER(atmel_nand_controller) = {
2227 .name = "atmel-nand-controller",
2228 .id = UCLASS_MTD,
2229 .of_match = atmel_nand_controller_of_ids,
2230 .probe = atmel_nand_controller_probe,
2231 .remove = atmel_nand_controller_remove,
2232};
2233
2234void board_nand_init(void)
2235{
2236 struct udevice *dev;
2237 int ret;
2238
2239 ret = uclass_get_device_by_driver(UCLASS_MTD,
2240 DM_DRIVER_GET(atmel_nand_controller),
2241 &dev);
2242 if (ret && ret != -ENODEV)
2243 printf("Failed to initialize NAND controller. (error %d)\n",
2244 ret);
2245}