blob: 56fbd64ef68ffd35a23735e6c72adb4e7bd8b76d [file] [log] [blame]
Balamanikandan Gunasundarfe33c7d2022-10-25 16:21:01 +05301// SPDX-License-Identifier: GPL-2.0
2/*
3 * Copyright 2022 ATMEL
4 * Copyright 2017 Free Electrons
5 *
6 * Author: Boris Brezillon <boris.brezillon@free-electrons.com>
7 *
8 * Derived from the atmel_nand.c driver which contained the following
9 * copyrights:
10 *
11 * Copyright 2003 Rick Bronson
12 *
13 * Derived from drivers/mtd/nand/autcpu12.c (removed in v3.8)
14 * Copyright 2001 Thomas Gleixner (gleixner@autronix.de)
15 *
16 * Derived from drivers/mtd/spia.c (removed in v3.8)
17 * Copyright 2000 Steven J. Hill (sjhill@cotw.com)
18 *
19 *
20 * Add Hardware ECC support for AT91SAM9260 / AT91SAM9263
21 * Richard Genoud (richard.genoud@gmail.com), Adeneo Copyright 2007
22 *
23 * Derived from Das U-Boot source code
24 * (u-boot-1.1.5/board/atmel/at91sam9263ek/nand.c)
25 * Copyright 2006 ATMEL Rousset, Lacressonniere Nicolas
26 *
27 * Add Programmable Multibit ECC support for various AT91 SoC
28 * Copyright 2012 ATMEL, Hong Xu
29 *
30 * Add Nand Flash Controller support for SAMA5 SoC
31 * Copyright 2013 ATMEL, Josh Wu (josh.wu@atmel.com)
32 *
33 * Port from Linux
34 * Balamanikandan Gunasundar(balamanikandan.gunasundar@microchip.com)
35 * Copyright (C) 2022 Microchip Technology Inc.
36 *
37 * A few words about the naming convention in this file. This convention
38 * applies to structure and function names.
39 *
40 * Prefixes:
41 *
42 * - atmel_nand_: all generic structures/functions
43 * - atmel_smc_nand_: all structures/functions specific to the SMC interface
44 * (at91sam9 and avr32 SoCs)
45 * - atmel_hsmc_nand_: all structures/functions specific to the HSMC interface
46 * (sama5 SoCs and later)
47 * - atmel_nfc_: all structures/functions used to manipulate the NFC sub-block
48 * that is available in the HSMC block
49 * - <soc>_nand_: all SoC specific structures/functions
50 */
51
52#include <asm-generic/gpio.h>
53#include <clk.h>
54#include <dm/device_compat.h>
55#include <dm/devres.h>
56#include <dm/of_addr.h>
57#include <dm/of_access.h>
58#include <dm/uclass.h>
59#include <linux/completion.h>
60#include <linux/io.h>
61#include <linux/iopoll.h>
62#include <linux/ioport.h>
63#include <linux/mfd/syscon/atmel-matrix.h>
64#include <linux/mfd/syscon/atmel-smc.h>
65#include <linux/mtd/rawnand.h>
66#include <linux/mtd/mtd.h>
Igor Prusovc3421ea2023-11-09 20:10:04 +030067#include <linux/time.h>
Balamanikandan Gunasundarfe33c7d2022-10-25 16:21:01 +053068#include <mach/at91_sfr.h>
69#include <nand.h>
70#include <regmap.h>
71#include <syscon.h>
72
73#include "pmecc.h"
74
Balamanikandan Gunasundarfe33c7d2022-10-25 16:21:01 +053075#define ATMEL_HSMC_NFC_CFG 0x0
76#define ATMEL_HSMC_NFC_CFG_SPARESIZE(x) (((x) / 4) << 24)
77#define ATMEL_HSMC_NFC_CFG_SPARESIZE_MASK GENMASK(30, 24)
78#define ATMEL_HSMC_NFC_CFG_DTO(cyc, mul) (((cyc) << 16) | ((mul) << 20))
79#define ATMEL_HSMC_NFC_CFG_DTO_MAX GENMASK(22, 16)
80#define ATMEL_HSMC_NFC_CFG_RBEDGE BIT(13)
81#define ATMEL_HSMC_NFC_CFG_FALLING_EDGE BIT(12)
82#define ATMEL_HSMC_NFC_CFG_RSPARE BIT(9)
83#define ATMEL_HSMC_NFC_CFG_WSPARE BIT(8)
84#define ATMEL_HSMC_NFC_CFG_PAGESIZE_MASK GENMASK(2, 0)
85#define ATMEL_HSMC_NFC_CFG_PAGESIZE(x) (fls((x) / 512) - 1)
86
87#define ATMEL_HSMC_NFC_CTRL 0x4
88#define ATMEL_HSMC_NFC_CTRL_EN BIT(0)
89#define ATMEL_HSMC_NFC_CTRL_DIS BIT(1)
90
91#define ATMEL_HSMC_NFC_SR 0x8
92#define ATMEL_HSMC_NFC_IER 0xc
93#define ATMEL_HSMC_NFC_IDR 0x10
94#define ATMEL_HSMC_NFC_IMR 0x14
95#define ATMEL_HSMC_NFC_SR_ENABLED BIT(1)
96#define ATMEL_HSMC_NFC_SR_RB_RISE BIT(4)
97#define ATMEL_HSMC_NFC_SR_RB_FALL BIT(5)
98#define ATMEL_HSMC_NFC_SR_BUSY BIT(8)
99#define ATMEL_HSMC_NFC_SR_WR BIT(11)
100#define ATMEL_HSMC_NFC_SR_CSID GENMASK(14, 12)
101#define ATMEL_HSMC_NFC_SR_XFRDONE BIT(16)
102#define ATMEL_HSMC_NFC_SR_CMDDONE BIT(17)
103#define ATMEL_HSMC_NFC_SR_DTOE BIT(20)
104#define ATMEL_HSMC_NFC_SR_UNDEF BIT(21)
105#define ATMEL_HSMC_NFC_SR_AWB BIT(22)
106#define ATMEL_HSMC_NFC_SR_NFCASE BIT(23)
107#define ATMEL_HSMC_NFC_SR_ERRORS (ATMEL_HSMC_NFC_SR_DTOE | \
108 ATMEL_HSMC_NFC_SR_UNDEF | \
109 ATMEL_HSMC_NFC_SR_AWB | \
110 ATMEL_HSMC_NFC_SR_NFCASE)
111#define ATMEL_HSMC_NFC_SR_RBEDGE(x) BIT((x) + 24)
112
113#define ATMEL_HSMC_NFC_ADDR 0x18
114#define ATMEL_HSMC_NFC_BANK 0x1c
115
116#define ATMEL_NFC_MAX_RB_ID 7
117
118#define ATMEL_NFC_SRAM_SIZE 0x2400
119
120#define ATMEL_NFC_CMD(pos, cmd) ((cmd) << (((pos) * 8) + 2))
121#define ATMEL_NFC_VCMD2 BIT(18)
122#define ATMEL_NFC_ACYCLE(naddrs) ((naddrs) << 19)
123#define ATMEL_NFC_CSID(cs) ((cs) << 22)
124#define ATMEL_NFC_DATAEN BIT(25)
125#define ATMEL_NFC_NFCWR BIT(26)
126
127#define ATMEL_NFC_MAX_ADDR_CYCLES 5
128
129#define ATMEL_NAND_ALE_OFFSET BIT(21)
130#define ATMEL_NAND_CLE_OFFSET BIT(22)
131
132#define DEFAULT_TIMEOUT_MS 1000
133#define MIN_DMA_LEN 128
134
135static struct nand_ecclayout atmel_pmecc_oobinfo;
136
137struct nand_controller_ops {
138 int (*attach_chip)(struct nand_chip *chip);
139 int (*setup_data_interface)(struct mtd_info *mtd, int chipnr,
140 const struct nand_data_interface *conf);
141};
142
143struct nand_controller {
144 const struct nand_controller_ops *ops;
145};
146
147enum atmel_nand_rb_type {
148 ATMEL_NAND_NO_RB,
149 ATMEL_NAND_NATIVE_RB,
150 ATMEL_NAND_GPIO_RB,
151};
152
153struct atmel_nand_rb {
154 enum atmel_nand_rb_type type;
155 union {
156 struct gpio_desc gpio;
157 int id;
158 };
159};
160
161struct atmel_nand_cs {
162 int id;
163 struct atmel_nand_rb rb;
164 struct gpio_desc csgpio;
165 struct {
166 void __iomem *virt;
167 dma_addr_t dma;
168 } io;
169
170 struct atmel_smc_cs_conf smcconf;
171};
172
173struct atmel_nand {
174 struct list_head node;
175 struct udevice *dev;
176 struct nand_chip base;
177 struct atmel_nand_cs *activecs;
178 struct atmel_pmecc_user *pmecc;
179 struct gpio_desc cdgpio;
180 int numcs;
181 struct nand_controller *controller;
182 struct atmel_nand_cs cs[];
183};
184
185static inline struct atmel_nand *to_atmel_nand(struct nand_chip *chip)
186{
187 return container_of(chip, struct atmel_nand, base);
188}
189
190enum atmel_nfc_data_xfer {
191 ATMEL_NFC_NO_DATA,
192 ATMEL_NFC_READ_DATA,
193 ATMEL_NFC_WRITE_DATA,
194};
195
196struct atmel_nfc_op {
197 u8 cs;
198 u8 ncmds;
199 u8 cmds[2];
200 u8 naddrs;
201 u8 addrs[5];
202 enum atmel_nfc_data_xfer data;
203 u32 wait;
204 u32 errors;
205};
206
207struct atmel_nand_controller;
208struct atmel_nand_controller_caps;
209
210struct atmel_nand_controller_ops {
211 int (*probe)(struct udevice *udev,
212 const struct atmel_nand_controller_caps *caps);
213 int (*remove)(struct atmel_nand_controller *nc);
214 void (*nand_init)(struct atmel_nand_controller *nc,
215 struct atmel_nand *nand);
216 int (*ecc_init)(struct nand_chip *chip);
217 int (*setup_data_interface)(struct atmel_nand *nand, int csline,
218 const struct nand_data_interface *conf);
219};
220
221struct atmel_nand_controller_caps {
222 bool has_dma;
223 bool legacy_of_bindings;
224 u32 ale_offs;
225 u32 cle_offs;
226 const char *ebi_csa_regmap_name;
227 const struct atmel_nand_controller_ops *ops;
228};
229
230struct atmel_nand_controller {
231 struct nand_controller base;
232 const struct atmel_nand_controller_caps *caps;
233 struct udevice *dev;
234 struct regmap *smc;
235 struct dma_chan *dmac;
236 struct atmel_pmecc *pmecc;
237 struct list_head chips;
238 struct clk *mck;
239};
240
241static inline struct atmel_nand_controller *
242to_nand_controller(struct nand_controller *ctl)
243{
244 return container_of(ctl, struct atmel_nand_controller, base);
245}
246
247struct atmel_smc_nand_ebi_csa_cfg {
248 u32 offs;
249 u32 nfd0_on_d16;
250};
251
252struct atmel_smc_nand_controller {
253 struct atmel_nand_controller base;
254 struct regmap *ebi_csa_regmap;
255 struct atmel_smc_nand_ebi_csa_cfg *ebi_csa;
256};
257
258static inline struct atmel_smc_nand_controller *
259to_smc_nand_controller(struct nand_controller *ctl)
260{
261 return container_of(to_nand_controller(ctl),
262 struct atmel_smc_nand_controller, base);
263}
264
265struct atmel_hsmc_nand_controller {
266 struct atmel_nand_controller base;
267 struct {
268 struct gen_pool *pool;
269 void __iomem *virt;
270 dma_addr_t dma;
271 } sram;
272 const struct atmel_hsmc_reg_layout *hsmc_layout;
273 struct regmap *io;
274 struct atmel_nfc_op op;
275 struct completion complete;
276 int irq;
277
278 /* Only used when instantiating from legacy DT bindings. */
279 struct clk *clk;
280};
281
282static inline struct atmel_hsmc_nand_controller *
283to_hsmc_nand_controller(struct nand_controller *ctl)
284{
285 return container_of(to_nand_controller(ctl),
286 struct atmel_hsmc_nand_controller, base);
287}
288
289static void pmecc_config_ecc_layout(struct nand_ecclayout *layout,
290 int oobsize, int ecc_len)
291{
292 int i;
293
294 layout->eccbytes = ecc_len;
295
296 /* ECC will occupy the last ecc_len bytes continuously */
297 for (i = 0; i < ecc_len; i++)
298 layout->eccpos[i] = oobsize - ecc_len + i;
299
300 layout->oobfree[0].offset = 2;
301 layout->oobfree[0].length =
302 oobsize - ecc_len - layout->oobfree[0].offset;
303}
304
305static bool atmel_nfc_op_done(struct atmel_nfc_op *op, u32 status)
306{
307 op->errors |= status & ATMEL_HSMC_NFC_SR_ERRORS;
308 op->wait ^= status & op->wait;
309
310 return !op->wait || op->errors;
311}
312
313static int atmel_nfc_wait(struct atmel_hsmc_nand_controller *nc, bool poll,
314 unsigned int timeout_ms)
315{
316 int ret;
317 u32 status;
318
319 if (!timeout_ms)
320 timeout_ms = DEFAULT_TIMEOUT_MS;
321
322 if (poll)
323 ret = regmap_read_poll_timeout(nc->base.smc,
324 ATMEL_HSMC_NFC_SR, status,
325 atmel_nfc_op_done(&nc->op,
326 status),
327 0, timeout_ms);
328 else
329 return -EOPNOTSUPP;
330
331 if (nc->op.errors & ATMEL_HSMC_NFC_SR_DTOE) {
332 dev_err(nc->base.dev, "Waiting NAND R/B Timeout\n");
333 ret = -ETIMEDOUT;
334 }
335
336 if (nc->op.errors & ATMEL_HSMC_NFC_SR_UNDEF) {
337 dev_err(nc->base.dev, "Access to an undefined area\n");
338 ret = -EIO;
339 }
340
341 if (nc->op.errors & ATMEL_HSMC_NFC_SR_AWB) {
342 dev_err(nc->base.dev, "Access while busy\n");
343 ret = -EIO;
344 }
345
346 if (nc->op.errors & ATMEL_HSMC_NFC_SR_NFCASE) {
347 dev_err(nc->base.dev, "Wrong access size\n");
348 ret = -EIO;
349 }
350
351 return ret;
352}
353
Balamanikandan Gunasundarfe33c7d2022-10-25 16:21:01 +0530354static u8 atmel_nand_read_byte(struct mtd_info *mtd)
355{
356 struct nand_chip *chip = mtd_to_nand(mtd);
357 struct atmel_nand *nand = to_atmel_nand(chip);
358
359 return ioread8(nand->activecs->io.virt);
360}
361
362static void atmel_nand_write_byte(struct mtd_info *mtd, u8 byte)
363{
364 struct nand_chip *chip = mtd_to_nand(mtd);
365 struct atmel_nand *nand = to_atmel_nand(chip);
366
367 if (chip->options & NAND_BUSWIDTH_16)
368 iowrite16(byte | (byte << 8), nand->activecs->io.virt);
369 else
370 iowrite8(byte, nand->activecs->io.virt);
371}
372
373static void atmel_nand_read_buf(struct mtd_info *mtd, u8 *buf, int len)
374{
375 struct nand_chip *chip = mtd_to_nand(mtd);
376 struct atmel_nand *nand = to_atmel_nand(chip);
377
378 if (chip->options & NAND_BUSWIDTH_16)
379 ioread16_rep(nand->activecs->io.virt, buf, len / 2);
380 else
381 ioread8_rep(nand->activecs->io.virt, buf, len);
382}
383
384static void atmel_nand_write_buf(struct mtd_info *mtd, const u8 *buf, int len)
385{
386 struct nand_chip *chip = mtd_to_nand(mtd);
387 struct atmel_nand *nand = to_atmel_nand(chip);
388
389 if (chip->options & NAND_BUSWIDTH_16)
390 iowrite16_rep(nand->activecs->io.virt, buf, len / 2);
391 else
392 iowrite8_rep(nand->activecs->io.virt, buf, len);
393}
394
395static int atmel_nand_dev_ready(struct mtd_info *mtd)
396{
397 struct nand_chip *chip = mtd_to_nand(mtd);
398 struct atmel_nand *nand = to_atmel_nand(chip);
399
400 return dm_gpio_get_value(&nand->activecs->rb.gpio);
401}
402
403static void atmel_nand_select_chip(struct mtd_info *mtd, int cs)
404{
405 struct nand_chip *chip = mtd_to_nand(mtd);
406 struct atmel_nand *nand = to_atmel_nand(chip);
407
408 if (cs < 0 || cs >= nand->numcs) {
409 nand->activecs = NULL;
410 chip->dev_ready = NULL;
411 return;
412 }
413
414 nand->activecs = &nand->cs[cs];
415
416 if (nand->activecs->rb.type == ATMEL_NAND_GPIO_RB)
417 chip->dev_ready = atmel_nand_dev_ready;
418}
419
420static int atmel_hsmc_nand_dev_ready(struct mtd_info *mtd)
421{
422 struct nand_chip *chip = mtd_to_nand(mtd);
423 struct atmel_nand *nand = to_atmel_nand(chip);
424 struct atmel_hsmc_nand_controller *nc;
425 u32 status;
426
427 nc = to_hsmc_nand_controller(nand->controller);
428
429 regmap_read(nc->base.smc, ATMEL_HSMC_NFC_SR, &status);
430
431 return status & ATMEL_HSMC_NFC_SR_RBEDGE(nand->activecs->rb.id);
432}
433
434static void atmel_hsmc_nand_select_chip(struct mtd_info *mtd, int cs)
435{
436 struct nand_chip *chip = mtd_to_nand(mtd);
437 struct atmel_nand *nand = to_atmel_nand(chip);
438 struct atmel_hsmc_nand_controller *nc;
439
440 nc = to_hsmc_nand_controller(nand->controller);
441
442 atmel_nand_select_chip(mtd, cs);
443
444 if (!nand->activecs) {
445 regmap_write(nc->base.smc, ATMEL_HSMC_NFC_CTRL,
446 ATMEL_HSMC_NFC_CTRL_DIS);
447 return;
448 }
449
450 if (nand->activecs->rb.type == ATMEL_NAND_NATIVE_RB)
451 chip->dev_ready = atmel_hsmc_nand_dev_ready;
452
453 regmap_update_bits(nc->base.smc, ATMEL_HSMC_NFC_CFG,
454 ATMEL_HSMC_NFC_CFG_PAGESIZE_MASK |
455 ATMEL_HSMC_NFC_CFG_SPARESIZE_MASK |
456 ATMEL_HSMC_NFC_CFG_RSPARE |
457 ATMEL_HSMC_NFC_CFG_WSPARE,
458 ATMEL_HSMC_NFC_CFG_PAGESIZE(mtd->writesize) |
459 ATMEL_HSMC_NFC_CFG_SPARESIZE(mtd->oobsize) |
460 ATMEL_HSMC_NFC_CFG_RSPARE);
461 regmap_write(nc->base.smc, ATMEL_HSMC_NFC_CTRL,
462 ATMEL_HSMC_NFC_CTRL_EN);
463}
464
465static int atmel_nfc_exec_op(struct atmel_hsmc_nand_controller *nc, bool poll)
466{
467 u8 *addrs = nc->op.addrs;
468 unsigned int op = 0;
469 u32 addr, val;
470 int i, ret;
471
472 nc->op.wait = ATMEL_HSMC_NFC_SR_CMDDONE;
473
474 for (i = 0; i < nc->op.ncmds; i++)
475 op |= ATMEL_NFC_CMD(i, nc->op.cmds[i]);
476
477 if (nc->op.naddrs == ATMEL_NFC_MAX_ADDR_CYCLES)
478 regmap_write(nc->base.smc, ATMEL_HSMC_NFC_ADDR, *addrs++);
479
480 op |= ATMEL_NFC_CSID(nc->op.cs) |
481 ATMEL_NFC_ACYCLE(nc->op.naddrs);
482
483 if (nc->op.ncmds > 1)
484 op |= ATMEL_NFC_VCMD2;
485
486 addr = addrs[0] | (addrs[1] << 8) | (addrs[2] << 16) |
487 (addrs[3] << 24);
488
489 if (nc->op.data != ATMEL_NFC_NO_DATA) {
490 op |= ATMEL_NFC_DATAEN;
491 nc->op.wait |= ATMEL_HSMC_NFC_SR_XFRDONE;
492
493 if (nc->op.data == ATMEL_NFC_WRITE_DATA)
494 op |= ATMEL_NFC_NFCWR;
495 }
496
497 /* Clear all flags. */
498 regmap_read(nc->base.smc, ATMEL_HSMC_NFC_SR, &val);
499
500 /* Send the command. */
501 regmap_write(nc->io, op, addr);
502
503 ret = atmel_nfc_wait(nc, poll, 0);
504 if (ret)
505 dev_err(nc->base.dev,
506 "Failed to send NAND command (err = %d)!",
507 ret);
508
509 /* Reset the op state. */
510 memset(&nc->op, 0, sizeof(nc->op));
511
512 return ret;
513}
514
515static void atmel_hsmc_nand_cmd_ctrl(struct mtd_info *mtd, int dat,
516 unsigned int ctrl)
517{
518 struct nand_chip *chip = mtd_to_nand(mtd);
519 struct atmel_nand *nand = to_atmel_nand(chip);
520 struct atmel_hsmc_nand_controller *nc;
521
522 nc = to_hsmc_nand_controller(nand->controller);
523
524 if (ctrl & NAND_ALE) {
525 if (nc->op.naddrs == ATMEL_NFC_MAX_ADDR_CYCLES)
526 return;
527
528 nc->op.addrs[nc->op.naddrs++] = dat;
529 } else if (ctrl & NAND_CLE) {
530 if (nc->op.ncmds > 1)
531 return;
532
533 nc->op.cmds[nc->op.ncmds++] = dat;
534 }
535
536 if (dat == NAND_CMD_NONE) {
537 nc->op.cs = nand->activecs->id;
538 atmel_nfc_exec_op(nc, true);
539 }
540}
541
542static void atmel_nand_cmd_ctrl(struct mtd_info *mtd, int cmd,
543 unsigned int ctrl)
544{
545 struct nand_chip *chip = mtd_to_nand(mtd);
546 struct atmel_nand *nand = to_atmel_nand(chip);
547 struct atmel_nand_controller *nc;
548
549 nc = to_nand_controller(nand->controller);
550
551 if ((ctrl & NAND_CTRL_CHANGE) &&
552 dm_gpio_is_valid(&nand->activecs->csgpio)) {
553 if (ctrl & NAND_NCE)
554 dm_gpio_set_value(&nand->activecs->csgpio, 0);
555 else
556 dm_gpio_set_value(&nand->activecs->csgpio, 1);
557 }
558
559 if (ctrl & NAND_ALE)
560 writeb(cmd, nand->activecs->io.virt + nc->caps->ale_offs);
561 else if (ctrl & NAND_CLE)
562 writeb(cmd, nand->activecs->io.virt + nc->caps->cle_offs);
563}
564
565static void atmel_nfc_copy_to_sram(struct nand_chip *chip, const u8 *buf,
566 bool oob_required)
567{
568 struct mtd_info *mtd = nand_to_mtd(chip);
569 struct atmel_nand *nand = to_atmel_nand(chip);
570 struct atmel_hsmc_nand_controller *nc;
Balamanikandan Gunasundarfe33c7d2022-10-25 16:21:01 +0530571
572 nc = to_hsmc_nand_controller(nand->controller);
Marcus Folkesson3f2f8972024-08-09 14:15:43 +0200573 memcpy_toio(nc->sram.virt, buf, mtd->writesize);
Balamanikandan Gunasundarfe33c7d2022-10-25 16:21:01 +0530574
575 if (oob_required)
576 memcpy_toio(nc->sram.virt + mtd->writesize, chip->oob_poi,
577 mtd->oobsize);
578}
579
580static void atmel_nfc_copy_from_sram(struct nand_chip *chip, u8 *buf,
581 bool oob_required)
582{
583 struct mtd_info *mtd = nand_to_mtd(chip);
584 struct atmel_nand *nand = to_atmel_nand(chip);
585 struct atmel_hsmc_nand_controller *nc;
Balamanikandan Gunasundarfe33c7d2022-10-25 16:21:01 +0530586
587 nc = to_hsmc_nand_controller(nand->controller);
Marcus Folkesson3f2f8972024-08-09 14:15:43 +0200588 memcpy_fromio(buf, nc->sram.virt, mtd->writesize);
Balamanikandan Gunasundarfe33c7d2022-10-25 16:21:01 +0530589
590 if (oob_required)
591 memcpy_fromio(chip->oob_poi, nc->sram.virt + mtd->writesize,
592 mtd->oobsize);
593}
594
595static void atmel_nfc_set_op_addr(struct nand_chip *chip, int page, int column)
596{
597 struct mtd_info *mtd = nand_to_mtd(chip);
598 struct atmel_nand *nand = to_atmel_nand(chip);
599 struct atmel_hsmc_nand_controller *nc;
600
601 nc = to_hsmc_nand_controller(nand->controller);
602
603 if (column >= 0) {
604 nc->op.addrs[nc->op.naddrs++] = column;
605
606 /*
607 * 2 address cycles for the column offset on large page NANDs.
608 */
609 if (mtd->writesize > 512)
610 nc->op.addrs[nc->op.naddrs++] = column >> 8;
611 }
612
613 if (page >= 0) {
614 nc->op.addrs[nc->op.naddrs++] = page;
615 nc->op.addrs[nc->op.naddrs++] = page >> 8;
616
617 if (chip->options & NAND_ROW_ADDR_3)
618 nc->op.addrs[nc->op.naddrs++] = page >> 16;
619 }
620}
621
622static int atmel_nand_pmecc_enable(struct nand_chip *chip, int op, bool raw)
623{
624 struct atmel_nand *nand = to_atmel_nand(chip);
625 struct atmel_nand_controller *nc;
626 int ret;
627
628 nc = to_nand_controller(nand->controller);
629
630 if (raw)
631 return 0;
632
633 ret = atmel_pmecc_enable(nand->pmecc, op);
634 if (ret)
635 dev_err(nc->dev,
636 "Failed to enable ECC engine (err = %d)\n", ret);
637
638 return ret;
639}
640
641static void atmel_nand_pmecc_disable(struct nand_chip *chip, bool raw)
642{
643 struct atmel_nand *nand = to_atmel_nand(chip);
644
645 if (!raw)
646 atmel_pmecc_disable(nand->pmecc);
647}
648
649static int atmel_nand_pmecc_generate_eccbytes(struct nand_chip *chip, bool raw)
650{
651 struct atmel_nand *nand = to_atmel_nand(chip);
652 struct mtd_info *mtd = nand_to_mtd(chip);
653 struct atmel_nand_controller *nc;
654 struct mtd_oob_region oobregion;
655 void *eccbuf;
656 int ret, i;
657
658 nc = to_nand_controller(nand->controller);
659
660 if (raw)
661 return 0;
662
663 ret = atmel_pmecc_wait_rdy(nand->pmecc);
664 if (ret) {
665 dev_err(nc->dev,
666 "Failed to transfer NAND page data (err = %d)\n",
667 ret);
668 return ret;
669 }
670
671 mtd_ooblayout_ecc(mtd, 0, &oobregion);
672 eccbuf = chip->oob_poi + oobregion.offset;
673
674 for (i = 0; i < chip->ecc.steps; i++) {
675 atmel_pmecc_get_generated_eccbytes(nand->pmecc, i,
676 eccbuf);
677 eccbuf += chip->ecc.bytes;
678 }
679
680 return 0;
681}
682
683static int atmel_nand_pmecc_correct_data(struct nand_chip *chip, void *buf,
684 bool raw)
685{
686 struct atmel_nand *nand = to_atmel_nand(chip);
687 struct mtd_info *mtd = nand_to_mtd(chip);
688 struct atmel_nand_controller *nc;
689 struct mtd_oob_region oobregion;
690 int ret, i, max_bitflips = 0;
691 void *databuf, *eccbuf;
692
693 nc = to_nand_controller(nand->controller);
694
695 if (raw)
696 return 0;
697
698 ret = atmel_pmecc_wait_rdy(nand->pmecc);
699 if (ret) {
700 dev_err(nc->dev,
701 "Failed to read NAND page data (err = %d)\n", ret);
702 return ret;
703 }
704
705 mtd_ooblayout_ecc(mtd, 0, &oobregion);
706 eccbuf = chip->oob_poi + oobregion.offset;
707 databuf = buf;
708
709 for (i = 0; i < chip->ecc.steps; i++) {
710 ret = atmel_pmecc_correct_sector(nand->pmecc, i, databuf,
711 eccbuf);
712 if (ret < 0 && !atmel_pmecc_correct_erased_chunks(nand->pmecc))
713 ret = nand_check_erased_ecc_chunk(databuf,
714 chip->ecc.size,
715 eccbuf,
716 chip->ecc.bytes,
717 NULL, 0,
718 chip->ecc.strength);
719
720 if (ret >= 0)
721 max_bitflips = max(ret, max_bitflips);
722 else
723 mtd->ecc_stats.failed++;
724
725 databuf += chip->ecc.size;
726 eccbuf += chip->ecc.bytes;
727 }
728
729 return max_bitflips;
730}
731
732static int atmel_nand_pmecc_write_pg(struct nand_chip *chip, const u8 *buf,
733 bool oob_required, int page, bool raw)
734{
735 struct mtd_info *mtd = nand_to_mtd(chip);
736 struct atmel_nand *nand = to_atmel_nand(chip);
737 int ret;
738
739 nand_prog_page_begin_op(chip, page, 0, NULL, 0);
740
741 ret = atmel_nand_pmecc_enable(chip, NAND_ECC_WRITE, raw);
742 if (ret)
743 return ret;
744
745 atmel_nand_write_buf(mtd, buf, mtd->writesize);
746
747 ret = atmel_nand_pmecc_generate_eccbytes(chip, raw);
748 if (ret) {
749 atmel_pmecc_disable(nand->pmecc);
750 return ret;
751 }
752
753 atmel_nand_pmecc_disable(chip, raw);
754
755 atmel_nand_write_buf(mtd, chip->oob_poi, mtd->oobsize);
756
757 return nand_prog_page_end_op(chip);
758}
759
760static int atmel_nand_pmecc_write_page(struct mtd_info *mtd,
761 struct nand_chip *chip, const u8 *buf,
762 int oob_required, int page)
763{
764 return atmel_nand_pmecc_write_pg(chip, buf, oob_required, page, false);
765}
766
767static int atmel_nand_pmecc_write_page_raw(struct mtd_info *mtd,
768 struct nand_chip *chip,
769 const u8 *buf, int oob_required,
770 int page)
771{
772 return atmel_nand_pmecc_write_pg(chip, buf, oob_required, page, true);
773}
774
775static int atmel_nand_pmecc_read_pg(struct nand_chip *chip, u8 *buf,
776 bool oob_required, int page, bool raw)
777{
778 struct mtd_info *mtd = nand_to_mtd(chip);
779 int ret;
780
781 nand_read_page_op(chip, page, 0, NULL, 0);
782
783 ret = atmel_nand_pmecc_enable(chip, NAND_ECC_READ, raw);
784 if (ret)
785 return ret;
786
787 atmel_nand_read_buf(mtd, buf, mtd->writesize);
788 atmel_nand_read_buf(mtd, chip->oob_poi, mtd->oobsize);
789
790 ret = atmel_nand_pmecc_correct_data(chip, buf, raw);
791
792 atmel_nand_pmecc_disable(chip, raw);
793
794 return ret;
795}
796
797static int atmel_nand_pmecc_read_page(struct mtd_info *mtd,
798 struct nand_chip *chip, u8 *buf,
799 int oob_required, int page)
800{
801 return atmel_nand_pmecc_read_pg(chip, buf, oob_required, page, false);
802}
803
804static int atmel_nand_pmecc_read_page_raw(struct mtd_info *mtd,
805 struct nand_chip *chip, u8 *buf,
806 int oob_required, int page)
807{
808 return atmel_nand_pmecc_read_pg(chip, buf, oob_required, page, true);
809}
810
811static int atmel_hsmc_nand_pmecc_write_pg(struct nand_chip *chip,
812 const u8 *buf, bool oob_required,
813 int page, bool raw)
814{
815 struct mtd_info *mtd = nand_to_mtd(chip);
816 struct atmel_nand *nand = to_atmel_nand(chip);
817 struct atmel_hsmc_nand_controller *nc;
818 int ret, status;
819
820 nc = to_hsmc_nand_controller(nand->controller);
821
822 atmel_nfc_copy_to_sram(chip, buf, false);
823
824 nc->op.cmds[0] = NAND_CMD_SEQIN;
825 nc->op.ncmds = 1;
826 atmel_nfc_set_op_addr(chip, page, 0x0);
827 nc->op.cs = nand->activecs->id;
828 nc->op.data = ATMEL_NFC_WRITE_DATA;
829
830 ret = atmel_nand_pmecc_enable(chip, NAND_ECC_WRITE, raw);
831 if (ret)
832 return ret;
833
834 ret = atmel_nfc_exec_op(nc, true);
835 if (ret) {
836 atmel_nand_pmecc_disable(chip, raw);
837 dev_err(nc->base.dev,
838 "Failed to transfer NAND page data (err = %d)\n",
839 ret);
840 return ret;
841 }
842
843 ret = atmel_nand_pmecc_generate_eccbytes(chip, raw);
844
845 atmel_nand_pmecc_disable(chip, raw);
846
847 if (ret)
848 return ret;
849
850 atmel_nand_write_buf(mtd, chip->oob_poi, mtd->oobsize);
851
852 nc->op.cmds[0] = NAND_CMD_PAGEPROG;
853 nc->op.ncmds = 1;
854 nc->op.cs = nand->activecs->id;
855 ret = atmel_nfc_exec_op(nc, true);
856 if (ret)
857 dev_err(nc->base.dev, "Failed to program NAND page (err = %d)\n",
858 ret);
859
860 status = chip->waitfunc(mtd, chip);
861 if (status & NAND_STATUS_FAIL)
862 return -EIO;
863
864 return ret;
865}
866
867static int
868atmel_hsmc_nand_pmecc_write_page(struct mtd_info *mtd, struct nand_chip *chip,
869 const u8 *buf, int oob_required,
870 int page)
871{
872 return atmel_hsmc_nand_pmecc_write_pg(chip, buf, oob_required, page,
873 false);
874}
875
876static int
877atmel_hsmc_nand_pmecc_write_page_raw(struct mtd_info *mtd, struct nand_chip *chip,
878 const u8 *buf,
879 int oob_required, int page)
880{
881 return atmel_hsmc_nand_pmecc_write_pg(chip, buf, oob_required, page,
882 true);
883}
884
885static int atmel_hsmc_nand_pmecc_read_pg(struct nand_chip *chip, u8 *buf,
886 bool oob_required, int page,
887 bool raw)
888{
889 struct mtd_info *mtd = nand_to_mtd(chip);
890 struct atmel_nand *nand = to_atmel_nand(chip);
891 struct atmel_hsmc_nand_controller *nc;
892 int ret;
893
894 nc = to_hsmc_nand_controller(nand->controller);
895
896 /*
897 * Optimized read page accessors only work when the NAND R/B pin is
898 * connected to a native SoC R/B pin. If that's not the case, fallback
899 * to the non-optimized one.
900 */
901 if (nand->activecs->rb.type != ATMEL_NAND_NATIVE_RB) {
902 nand_read_page_op(chip, page, 0, NULL, 0);
903
904 return atmel_nand_pmecc_read_pg(chip, buf, oob_required, page,
905 raw);
906 }
907
908 nc->op.cmds[nc->op.ncmds++] = NAND_CMD_READ0;
909
910 if (mtd->writesize > 512)
911 nc->op.cmds[nc->op.ncmds++] = NAND_CMD_READSTART;
912
913 atmel_nfc_set_op_addr(chip, page, 0x0);
914 nc->op.cs = nand->activecs->id;
915 nc->op.data = ATMEL_NFC_READ_DATA;
916
917 ret = atmel_nand_pmecc_enable(chip, NAND_ECC_READ, raw);
918 if (ret)
919 return ret;
920
921 ret = atmel_nfc_exec_op(nc, true);
922 if (ret) {
923 atmel_nand_pmecc_disable(chip, raw);
924 dev_err(nc->base.dev,
925 "Failed to load NAND page data (err = %d)\n",
926 ret);
927 return ret;
928 }
929
930 atmel_nfc_copy_from_sram(chip, buf, true);
931
932 ret = atmel_nand_pmecc_correct_data(chip, buf, raw);
933
934 atmel_nand_pmecc_disable(chip, raw);
935
936 return ret;
937}
938
939static int atmel_hsmc_nand_pmecc_read_page(struct mtd_info *mtd,
940 struct nand_chip *chip, u8 *buf,
941 int oob_required, int page)
942{
943 return atmel_hsmc_nand_pmecc_read_pg(chip, buf, oob_required, page,
944 false);
945}
946
947static int atmel_hsmc_nand_pmecc_read_page_raw(struct mtd_info *mtd,
948 struct nand_chip *chip,
949 u8 *buf, int oob_required,
950 int page)
951{
952 return atmel_hsmc_nand_pmecc_read_pg(chip, buf, oob_required, page,
953 true);
954}
955
956static int nand_ooblayout_ecc_lp(struct mtd_info *mtd, int section,
957 struct mtd_oob_region *oobregion)
958{
959 struct nand_chip *chip = mtd_to_nand(mtd);
960 struct nand_ecc_ctrl *ecc = &chip->ecc;
961
962 if (section || !ecc->total)
963 return -ERANGE;
964
965 oobregion->length = ecc->total;
966 oobregion->offset = mtd->oobsize - oobregion->length;
967
968 return 0;
969}
970
971static int nand_ooblayout_free_lp(struct mtd_info *mtd, int section,
972 struct mtd_oob_region *oobregion)
973{
974 struct nand_chip *chip = mtd_to_nand(mtd);
975 struct nand_ecc_ctrl *ecc = &chip->ecc;
976
977 if (section)
978 return -ERANGE;
979
980 oobregion->length = mtd->oobsize - ecc->total - 2;
981 oobregion->offset = 2;
982
983 return 0;
984}
985
986static const struct mtd_ooblayout_ops nand_ooblayout_lp_ops = {
987 .ecc = nand_ooblayout_ecc_lp,
988 .rfree = nand_ooblayout_free_lp,
989};
990
991const struct mtd_ooblayout_ops *nand_get_large_page_ooblayout(void)
992{
993 return &nand_ooblayout_lp_ops;
994}
995
996static int atmel_nand_pmecc_init(struct nand_chip *chip)
997{
998 struct mtd_info *mtd = nand_to_mtd(chip);
999 struct atmel_nand *nand = to_atmel_nand(chip);
1000 struct atmel_nand_controller *nc;
1001 struct atmel_pmecc_user_req req;
1002
1003 nc = to_nand_controller(nand->controller);
1004
1005 if (!nc->pmecc) {
1006 dev_err(nc->dev, "HW ECC not supported\n");
1007 return -EOPNOTSUPP;
1008 }
1009
1010 if (nc->caps->legacy_of_bindings) {
1011 u32 val;
1012
1013 if (!ofnode_read_u32(nc->dev->node_, "atmel,pmecc-cap", &val))
1014 chip->ecc.strength = val;
1015
1016 if (!ofnode_read_u32(nc->dev->node_,
1017 "atmel,pmecc-sector-size",
1018 &val))
1019 chip->ecc.size = val;
1020 }
1021
1022 if (chip->ecc.options & NAND_ECC_MAXIMIZE)
1023 req.ecc.strength = ATMEL_PMECC_MAXIMIZE_ECC_STRENGTH;
1024 else if (chip->ecc.strength)
1025 req.ecc.strength = chip->ecc.strength;
Zixun LI4de19a92024-07-21 23:45:52 +02001026 else if (chip->ecc_strength_ds)
1027 req.ecc.strength = chip->ecc_strength_ds;
Balamanikandan Gunasundarfe33c7d2022-10-25 16:21:01 +05301028 else
1029 req.ecc.strength = ATMEL_PMECC_MAXIMIZE_ECC_STRENGTH;
1030
1031 if (chip->ecc.size)
1032 req.ecc.sectorsize = chip->ecc.size;
Zixun LI4de19a92024-07-21 23:45:52 +02001033 else if (chip->ecc_step_ds)
1034 req.ecc.sectorsize = chip->ecc_step_ds;
Balamanikandan Gunasundarfe33c7d2022-10-25 16:21:01 +05301035 else
1036 req.ecc.sectorsize = ATMEL_PMECC_SECTOR_SIZE_AUTO;
1037
1038 req.pagesize = mtd->writesize;
1039 req.oobsize = mtd->oobsize;
1040
1041 if (mtd->writesize <= 512) {
1042 req.ecc.bytes = 4;
1043 req.ecc.ooboffset = 0;
1044 } else {
1045 req.ecc.bytes = mtd->oobsize - 2;
1046 req.ecc.ooboffset = ATMEL_PMECC_OOBOFFSET_AUTO;
1047 }
1048
1049 nand->pmecc = atmel_pmecc_create_user(nc->pmecc, &req);
1050 if (IS_ERR(nand->pmecc))
1051 return PTR_ERR(nand->pmecc);
1052
1053 chip->ecc.algo = NAND_ECC_BCH;
1054 chip->ecc.size = req.ecc.sectorsize;
1055 chip->ecc.bytes = req.ecc.bytes / req.ecc.nsectors;
1056 chip->ecc.strength = req.ecc.strength;
1057
1058 chip->options |= NAND_NO_SUBPAGE_WRITE;
1059
1060 mtd_set_ooblayout(mtd, nand_get_large_page_ooblayout());
1061 pmecc_config_ecc_layout(&atmel_pmecc_oobinfo,
1062 mtd->oobsize,
1063 chip->ecc.bytes);
1064 chip->ecc.layout = &atmel_pmecc_oobinfo;
1065
1066 return 0;
1067}
1068
1069static int atmel_nand_ecc_init(struct nand_chip *chip)
1070{
1071 struct atmel_nand_controller *nc;
1072 struct atmel_nand *nand = to_atmel_nand(chip);
1073 int ret;
1074
1075 nc = to_nand_controller(nand->controller);
1076
1077 switch (chip->ecc.mode) {
1078 case NAND_ECC_NONE:
1079 case NAND_ECC_SOFT:
1080 /*
1081 * Nothing to do, the core will initialize everything for us.
1082 */
1083 break;
1084
1085 case NAND_ECC_HW:
1086 ret = atmel_nand_pmecc_init(chip);
1087 if (ret)
1088 return ret;
1089
1090 chip->ecc.read_page = atmel_nand_pmecc_read_page;
1091 chip->ecc.write_page = atmel_nand_pmecc_write_page;
1092 chip->ecc.read_page_raw = atmel_nand_pmecc_read_page_raw;
1093 chip->ecc.write_page_raw = atmel_nand_pmecc_write_page_raw;
1094 break;
1095
1096 default:
1097 /* Other modes are not supported. */
1098 dev_err(nc->dev, "Unsupported ECC mode: %d\n",
1099 chip->ecc.mode);
1100 return -EOPNOTSUPP;
1101 }
1102
1103 return 0;
1104}
1105
1106static int atmel_hsmc_nand_ecc_init(struct nand_chip *chip)
1107{
1108 int ret;
1109
1110 ret = atmel_nand_ecc_init(chip);
1111 if (ret)
1112 return ret;
1113
1114 if (chip->ecc.mode != NAND_ECC_HW)
1115 return 0;
1116
1117 /* Adjust the ECC operations for the HSMC IP. */
1118 chip->ecc.read_page = atmel_hsmc_nand_pmecc_read_page;
1119 chip->ecc.write_page = atmel_hsmc_nand_pmecc_write_page;
1120 chip->ecc.read_page_raw = atmel_hsmc_nand_pmecc_read_page_raw;
1121 chip->ecc.write_page_raw = atmel_hsmc_nand_pmecc_write_page_raw;
1122
1123 return 0;
1124}
1125
1126static int atmel_smc_nand_prepare_smcconf(struct atmel_nand *nand,
1127 const struct nand_data_interface *conf,
1128 struct atmel_smc_cs_conf *smcconf)
1129{
1130 u32 ncycles, totalcycles, timeps, mckperiodps;
1131 struct atmel_nand_controller *nc;
1132 int ret;
1133
1134 nc = to_nand_controller(nand->controller);
1135
1136 /* DDR interface not supported. */
1137 if (conf->type != NAND_SDR_IFACE)
1138 return -EOPNOTSUPP;
1139
1140 /*
1141 * tRC < 30ns implies EDO mode. This controller does not support this
1142 * mode.
1143 */
1144 if (conf->timings.sdr.tRC_min < 30000)
1145 return -EOPNOTSUPP;
1146
1147 atmel_smc_cs_conf_init(smcconf);
1148
1149 mckperiodps = NSEC_PER_SEC / clk_get_rate(nc->mck);
1150 mckperiodps *= 1000;
1151
1152 /*
1153 * Set write pulse timing. This one is easy to extract:
1154 *
1155 * NWE_PULSE = tWP
1156 */
1157 ncycles = DIV_ROUND_UP(conf->timings.sdr.tWP_min, mckperiodps);
1158 totalcycles = ncycles;
1159 ret = atmel_smc_cs_conf_set_pulse(smcconf, ATMEL_SMC_NWE_SHIFT,
1160 ncycles);
1161 if (ret)
1162 return ret;
1163
1164 /*
1165 * The write setup timing depends on the operation done on the NAND.
1166 * All operations goes through the same data bus, but the operation
1167 * type depends on the address we are writing to (ALE/CLE address
1168 * lines).
1169 * Since we have no way to differentiate the different operations at
1170 * the SMC level, we must consider the worst case (the biggest setup
1171 * time among all operation types):
1172 *
1173 * NWE_SETUP = max(tCLS, tCS, tALS, tDS) - NWE_PULSE
1174 */
1175 timeps = max3(conf->timings.sdr.tCLS_min, conf->timings.sdr.tCS_min,
1176 conf->timings.sdr.tALS_min);
1177 timeps = max(timeps, conf->timings.sdr.tDS_min);
1178 ncycles = DIV_ROUND_UP(timeps, mckperiodps);
1179 ncycles = ncycles > totalcycles ? ncycles - totalcycles : 0;
1180 totalcycles += ncycles;
1181 ret = atmel_smc_cs_conf_set_setup(smcconf, ATMEL_SMC_NWE_SHIFT,
1182 ncycles);
1183 if (ret)
1184 return ret;
1185
1186 /*
1187 * As for the write setup timing, the write hold timing depends on the
1188 * operation done on the NAND:
1189 *
1190 * NWE_HOLD = max(tCLH, tCH, tALH, tDH, tWH)
1191 */
1192 timeps = max3(conf->timings.sdr.tCLH_min, conf->timings.sdr.tCH_min,
1193 conf->timings.sdr.tALH_min);
1194 timeps = max3(timeps, conf->timings.sdr.tDH_min,
1195 conf->timings.sdr.tWH_min);
1196 ncycles = DIV_ROUND_UP(timeps, mckperiodps);
1197 totalcycles += ncycles;
1198
1199 /*
1200 * The write cycle timing is directly matching tWC, but is also
1201 * dependent on the other timings on the setup and hold timings we
1202 * calculated earlier, which gives:
1203 *
1204 * NWE_CYCLE = max(tWC, NWE_SETUP + NWE_PULSE + NWE_HOLD)
1205 */
1206 ncycles = DIV_ROUND_UP(conf->timings.sdr.tWC_min, mckperiodps);
1207 ncycles = max(totalcycles, ncycles);
1208 ret = atmel_smc_cs_conf_set_cycle(smcconf, ATMEL_SMC_NWE_SHIFT,
1209 ncycles);
1210 if (ret)
1211 return ret;
1212
1213 /*
1214 * We don't want the CS line to be toggled between each byte/word
1215 * transfer to the NAND. The only way to guarantee that is to have the
1216 * NCS_{WR,RD}_{SETUP,HOLD} timings set to 0, which in turn means:
1217 *
1218 * NCS_WR_PULSE = NWE_CYCLE
1219 */
1220 ret = atmel_smc_cs_conf_set_pulse(smcconf, ATMEL_SMC_NCS_WR_SHIFT,
1221 ncycles);
1222 if (ret)
1223 return ret;
1224
1225 /*
1226 * As for the write setup timing, the read hold timing depends on the
1227 * operation done on the NAND:
1228 *
1229 * NRD_HOLD = max(tREH, tRHOH)
1230 */
1231 timeps = max(conf->timings.sdr.tREH_min, conf->timings.sdr.tRHOH_min);
1232 ncycles = DIV_ROUND_UP(timeps, mckperiodps);
1233 totalcycles = ncycles;
1234
1235 /*
1236 * TDF = tRHZ - NRD_HOLD
1237 */
1238 ncycles = DIV_ROUND_UP(conf->timings.sdr.tRHZ_max, mckperiodps);
1239 ncycles -= totalcycles;
1240
1241 /*
1242 * In ONFI 4.0 specs, tRHZ has been increased to support EDO NANDs and
1243 * we might end up with a config that does not fit in the TDF field.
1244 * Just take the max value in this case and hope that the NAND is more
1245 * tolerant than advertised.
1246 */
1247 if (ncycles > ATMEL_SMC_MODE_TDF_MAX)
1248 ncycles = ATMEL_SMC_MODE_TDF_MAX;
1249 else if (ncycles < ATMEL_SMC_MODE_TDF_MIN)
1250 ncycles = ATMEL_SMC_MODE_TDF_MIN;
1251
1252 smcconf->mode |= ATMEL_SMC_MODE_TDF(ncycles) |
1253 ATMEL_SMC_MODE_TDFMODE_OPTIMIZED;
1254
1255 /*
1256 * Read pulse timing directly matches tRP:
1257 *
1258 * NRD_PULSE = tRP
1259 */
1260 ncycles = DIV_ROUND_UP(conf->timings.sdr.tRP_min, mckperiodps);
1261 totalcycles += ncycles;
1262 ret = atmel_smc_cs_conf_set_pulse(smcconf, ATMEL_SMC_NRD_SHIFT,
1263 ncycles);
1264 if (ret)
1265 return ret;
1266
1267 /*
Alexander Dahl681c2fb2024-03-20 10:02:13 +01001268 * The read cycle timing is directly matching tRC, but is also
Balamanikandan Gunasundarfe33c7d2022-10-25 16:21:01 +05301269 * dependent on the setup and hold timings we calculated earlier,
1270 * which gives:
1271 *
1272 * NRD_CYCLE = max(tRC, NRD_PULSE + NRD_HOLD)
1273 *
1274 * NRD_SETUP is always 0.
1275 */
1276 ncycles = DIV_ROUND_UP(conf->timings.sdr.tRC_min, mckperiodps);
1277 ncycles = max(totalcycles, ncycles);
1278 ret = atmel_smc_cs_conf_set_cycle(smcconf, ATMEL_SMC_NRD_SHIFT,
1279 ncycles);
1280 if (ret)
1281 return ret;
1282
1283 /*
1284 * We don't want the CS line to be toggled between each byte/word
1285 * transfer from the NAND. The only way to guarantee that is to have
1286 * the NCS_{WR,RD}_{SETUP,HOLD} timings set to 0, which in turn means:
1287 *
1288 * NCS_RD_PULSE = NRD_CYCLE
1289 */
1290 ret = atmel_smc_cs_conf_set_pulse(smcconf, ATMEL_SMC_NCS_RD_SHIFT,
1291 ncycles);
1292 if (ret)
1293 return ret;
1294
1295 /* Txxx timings are directly matching tXXX ones. */
1296 ncycles = DIV_ROUND_UP(conf->timings.sdr.tCLR_min, mckperiodps);
1297 ret = atmel_smc_cs_conf_set_timing(smcconf,
1298 ATMEL_HSMC_TIMINGS_TCLR_SHIFT,
1299 ncycles);
1300 if (ret)
1301 return ret;
1302
1303 ncycles = DIV_ROUND_UP(conf->timings.sdr.tADL_min, mckperiodps);
1304 ret = atmel_smc_cs_conf_set_timing(smcconf,
1305 ATMEL_HSMC_TIMINGS_TADL_SHIFT,
1306 ncycles);
1307 /*
1308 * Version 4 of the ONFI spec mandates that tADL be at least 400
1309 * nanoseconds, but, depending on the master clock rate, 400 ns may not
1310 * fit in the tADL field of the SMC reg. We need to relax the check and
1311 * accept the -ERANGE return code.
1312 *
1313 * Note that previous versions of the ONFI spec had a lower tADL_min
1314 * (100 or 200 ns). It's not clear why this timing constraint got
1315 * increased but it seems most NANDs are fine with values lower than
1316 * 400ns, so we should be safe.
1317 */
1318 if (ret && ret != -ERANGE)
1319 return ret;
1320
1321 ncycles = DIV_ROUND_UP(conf->timings.sdr.tAR_min, mckperiodps);
1322 ret = atmel_smc_cs_conf_set_timing(smcconf,
1323 ATMEL_HSMC_TIMINGS_TAR_SHIFT,
1324 ncycles);
1325 if (ret)
1326 return ret;
1327
1328 ncycles = DIV_ROUND_UP(conf->timings.sdr.tRR_min, mckperiodps);
1329 ret = atmel_smc_cs_conf_set_timing(smcconf,
1330 ATMEL_HSMC_TIMINGS_TRR_SHIFT,
1331 ncycles);
1332 if (ret)
1333 return ret;
1334
1335 ncycles = DIV_ROUND_UP(conf->timings.sdr.tWB_max, mckperiodps);
1336 ret = atmel_smc_cs_conf_set_timing(smcconf,
1337 ATMEL_HSMC_TIMINGS_TWB_SHIFT,
1338 ncycles);
1339 if (ret)
1340 return ret;
1341
1342 /* Attach the CS line to the NFC logic. */
1343 smcconf->timings |= ATMEL_HSMC_TIMINGS_NFSEL;
1344
1345 /* Set the appropriate data bus width. */
1346 if (nand->base.options & NAND_BUSWIDTH_16)
1347 smcconf->mode |= ATMEL_SMC_MODE_DBW_16;
1348
1349 /* Operate in NRD/NWE READ/WRITEMODE. */
1350 smcconf->mode |= ATMEL_SMC_MODE_READMODE_NRD |
1351 ATMEL_SMC_MODE_WRITEMODE_NWE;
1352
1353 return 0;
1354}
1355
1356static int
1357atmel_smc_nand_setup_data_interface(struct atmel_nand *nand,
1358 int csline,
1359 const struct nand_data_interface *conf)
1360{
1361 struct atmel_nand_controller *nc;
1362 struct atmel_smc_cs_conf smcconf;
1363 struct atmel_nand_cs *cs;
1364 int ret;
1365
1366 nc = to_nand_controller(nand->controller);
1367
1368 ret = atmel_smc_nand_prepare_smcconf(nand, conf, &smcconf);
1369 if (ret)
1370 return ret;
1371
1372 if (csline == NAND_DATA_IFACE_CHECK_ONLY)
1373 return 0;
1374
1375 cs = &nand->cs[csline];
1376 cs->smcconf = smcconf;
1377
1378 atmel_smc_cs_conf_apply(nc->smc, cs->id, &cs->smcconf);
1379
1380 return 0;
1381}
1382
1383static int
1384atmel_hsmc_nand_setup_data_interface(struct atmel_nand *nand,
1385 int csline,
1386 const struct nand_data_interface *conf)
1387{
1388 struct atmel_hsmc_nand_controller *nc;
1389 struct atmel_smc_cs_conf smcconf;
1390 struct atmel_nand_cs *cs;
1391 int ret;
1392
1393 nc = to_hsmc_nand_controller(nand->controller);
1394
1395 ret = atmel_smc_nand_prepare_smcconf(nand, conf, &smcconf);
1396 if (ret)
1397 return ret;
1398
1399 if (csline == NAND_DATA_IFACE_CHECK_ONLY)
1400 return 0;
1401
1402 cs = &nand->cs[csline];
1403 cs->smcconf = smcconf;
1404
1405 if (cs->rb.type == ATMEL_NAND_NATIVE_RB)
1406 cs->smcconf.timings |= ATMEL_HSMC_TIMINGS_RBNSEL(cs->rb.id);
1407
1408 atmel_hsmc_cs_conf_apply(nc->base.smc, nc->hsmc_layout, cs->id,
1409 &cs->smcconf);
1410
1411 return 0;
1412}
1413
1414static int atmel_nand_setup_data_interface(struct mtd_info *mtd, int csline,
1415 const struct nand_data_interface *conf)
1416{
1417 struct nand_chip *chip = mtd_to_nand(mtd);
1418 struct atmel_nand *nand = to_atmel_nand(chip);
1419 struct atmel_nand_controller *nc;
1420
1421 nc = to_nand_controller(nand->controller);
1422
1423 if (csline >= nand->numcs ||
1424 (csline < 0 && csline != NAND_DATA_IFACE_CHECK_ONLY))
1425 return -EINVAL;
1426
1427 return nc->caps->ops->setup_data_interface(nand, csline, conf);
1428}
1429
Balamanikandan Gunasundarfe33c7d2022-10-25 16:21:01 +05301430static void atmel_nand_init(struct atmel_nand_controller *nc,
1431 struct atmel_nand *nand)
1432{
1433 struct nand_chip *chip = &nand->base;
1434 struct mtd_info *mtd = nand_to_mtd(chip);
1435
1436 mtd->dev->parent = nc->dev;
1437 nand->controller = &nc->base;
Balamanikandan Gunasundarfe33c7d2022-10-25 16:21:01 +05301438
1439 chip->cmd_ctrl = atmel_nand_cmd_ctrl;
1440 chip->read_byte = atmel_nand_read_byte;
1441 chip->write_byte = atmel_nand_write_byte;
1442 chip->read_buf = atmel_nand_read_buf;
1443 chip->write_buf = atmel_nand_write_buf;
1444 chip->select_chip = atmel_nand_select_chip;
1445 chip->setup_data_interface = atmel_nand_setup_data_interface;
1446
1447 if (!nc->mck || !nc->caps->ops->setup_data_interface)
1448 chip->options |= NAND_KEEP_TIMINGS;
1449
1450 /* Some NANDs require a longer delay than the default one (20us). */
1451 chip->chip_delay = 40;
1452
1453 /* Default to HW ECC if pmecc is available. */
1454 if (nc->pmecc)
1455 chip->ecc.mode = NAND_ECC_HW;
1456}
1457
1458static void atmel_smc_nand_init(struct atmel_nand_controller *nc,
1459 struct atmel_nand *nand)
1460{
1461 struct atmel_smc_nand_controller *smc_nc;
1462 int i;
1463
1464 atmel_nand_init(nc, nand);
1465
1466 smc_nc = to_smc_nand_controller(nand->controller);
1467 if (!smc_nc->ebi_csa_regmap)
1468 return;
1469
1470 /* Attach the CS to the NAND Flash logic. */
1471 for (i = 0; i < nand->numcs; i++)
1472 regmap_update_bits(smc_nc->ebi_csa_regmap,
1473 smc_nc->ebi_csa->offs,
1474 BIT(nand->cs[i].id), BIT(nand->cs[i].id));
1475
1476 if (smc_nc->ebi_csa->nfd0_on_d16)
1477 regmap_update_bits(smc_nc->ebi_csa_regmap,
1478 smc_nc->ebi_csa->offs,
1479 smc_nc->ebi_csa->nfd0_on_d16,
1480 smc_nc->ebi_csa->nfd0_on_d16);
1481}
1482
1483static void atmel_hsmc_nand_init(struct atmel_nand_controller *nc,
1484 struct atmel_nand *nand)
1485{
1486 struct nand_chip *chip = &nand->base;
1487
1488 atmel_nand_init(nc, nand);
1489
1490 /* Overload some methods for the HSMC controller. */
1491 chip->cmd_ctrl = atmel_hsmc_nand_cmd_ctrl;
1492 chip->select_chip = atmel_hsmc_nand_select_chip;
1493}
1494
1495static int atmel_nand_controller_remove_nand(struct atmel_nand *nand)
1496{
1497 list_del(&nand->node);
1498
1499 return 0;
1500}
1501
1502static struct atmel_nand *atmel_nand_create(struct atmel_nand_controller *nc,
1503 ofnode np,
1504 int reg_cells)
1505{
1506 struct atmel_nand *nand;
1507 ofnode n;
1508 int numcs = 0;
1509 int ret, i;
1510 u32 val;
1511 fdt32_t faddr;
1512 phys_addr_t base;
1513
1514 /* Count num of nand nodes */
1515 ofnode_for_each_subnode(n, ofnode_get_parent(np))
1516 numcs++;
1517 if (numcs < 1) {
1518 dev_err(nc->dev, "Missing or invalid reg property\n");
1519 return ERR_PTR(-EINVAL);
1520 }
1521
1522 nand = devm_kzalloc(nc->dev,
1523 sizeof(struct atmel_nand) +
1524 (numcs * sizeof(struct atmel_nand_cs)),
1525 GFP_KERNEL);
1526 if (!nand) {
1527 dev_err(nc->dev, "Failed to allocate NAND object\n");
1528 return ERR_PTR(-ENOMEM);
1529 }
1530
1531 nand->numcs = numcs;
1532
1533 gpio_request_by_name_nodev(np, "det-gpios", 0, &nand->cdgpio,
1534 GPIOD_IS_IN);
1535
1536 for (i = 0; i < numcs; i++) {
1537 ret = ofnode_read_u32(np, "reg", &val);
1538 if (ret) {
1539 dev_err(nc->dev, "Invalid reg property (err = %d)\n",
1540 ret);
1541 return ERR_PTR(ret);
1542 }
1543 nand->cs[i].id = val;
1544
1545 /* Read base address */
1546 struct resource res;
1547
1548 if (ofnode_read_resource(np, 0, &res)) {
1549 dev_err(nc->dev, "Unable to read resource\n");
1550 return ERR_PTR(-ENOMEM);
1551 }
1552
1553 faddr = cpu_to_fdt32(val);
1554 base = ofnode_translate_address(np, &faddr);
1555 nand->cs[i].io.virt = (void *)base;
1556
1557 if (!ofnode_read_u32(np, "atmel,rb", &val)) {
1558 if (val > ATMEL_NFC_MAX_RB_ID)
1559 return ERR_PTR(-EINVAL);
1560
1561 nand->cs[i].rb.type = ATMEL_NAND_NATIVE_RB;
1562 nand->cs[i].rb.id = val;
1563 } else {
Alexander Dahld8f077a2023-09-22 11:08:56 +02001564 ret = gpio_request_by_name_nodev(np, "rb-gpios", 0,
1565 &nand->cs[i].rb.gpio,
1566 GPIOD_IS_IN);
1567 if (ret && ret != -ENOENT)
1568 dev_err(nc->dev, "Failed to get R/B gpio (err = %d)\n", ret);
1569 if (!ret)
1570 nand->cs[i].rb.type = ATMEL_NAND_GPIO_RB;
Balamanikandan Gunasundarfe33c7d2022-10-25 16:21:01 +05301571 }
1572
1573 gpio_request_by_name_nodev(np, "cs-gpios", 0,
1574 &nand->cs[i].csgpio,
1575 GPIOD_IS_OUT);
1576 }
1577
1578 nand_set_flash_node(&nand->base, np);
1579
1580 return nand;
1581}
1582
1583static int nand_attach(struct nand_chip *chip)
1584{
1585 struct atmel_nand *nand = to_atmel_nand(chip);
1586
1587 if (nand->controller->ops && nand->controller->ops->attach_chip)
1588 return nand->controller->ops->attach_chip(chip);
1589
1590 return 0;
1591}
1592
1593int atmel_nand_scan(struct mtd_info *mtd, int maxchips)
1594{
1595 int ret;
1596
1597 ret = nand_scan_ident(mtd, maxchips, NULL);
1598 if (ret)
1599 return ret;
1600
1601 ret = nand_attach(mtd_to_nand(mtd));
1602 if (ret)
1603 return ret;
1604
1605 ret = nand_scan_tail(mtd);
1606 return ret;
1607}
1608
1609static int
1610atmel_nand_controller_add_nand(struct atmel_nand_controller *nc,
1611 struct atmel_nand *nand)
1612{
1613 struct nand_chip *chip = &nand->base;
1614 struct mtd_info *mtd = nand_to_mtd(chip);
1615 int ret;
1616
1617 /* No card inserted, skip this NAND. */
1618 if (dm_gpio_is_valid(&nand->cdgpio) &&
1619 dm_gpio_get_value(&nand->cdgpio)) {
1620 dev_info(nc->dev, "No SmartMedia card inserted.\n");
1621 return 0;
1622 }
1623
1624 nc->caps->ops->nand_init(nc, nand);
1625
1626 ret = atmel_nand_scan(mtd, nand->numcs);
1627 if (ret) {
1628 dev_err(nc->dev, "NAND scan failed: %d\n", ret);
1629 return ret;
1630 }
1631
1632 ret = nand_register(0, mtd);
1633 if (ret) {
1634 dev_err(nc->dev, "nand register failed: %d\n", ret);
1635 return ret;
1636 }
1637
1638 list_add_tail(&nand->node, &nc->chips);
1639
1640 return 0;
1641}
1642
1643static int
1644atmel_nand_controller_remove_nands(struct atmel_nand_controller *nc)
1645{
1646 struct atmel_nand *nand, *tmp;
1647 int ret;
1648
1649 list_for_each_entry_safe(nand, tmp, &nc->chips, node) {
1650 ret = atmel_nand_controller_remove_nand(nand);
1651 if (ret)
1652 return ret;
1653 }
1654
1655 return 0;
1656}
1657
1658static int atmel_nand_controller_add_nands(struct atmel_nand_controller *nc)
1659{
1660 ofnode np;
1661 ofnode nand_np;
1662 int ret, reg_cells;
1663 u32 val;
1664
1665 /* TODO:
1666 * Add support for legacy nands
1667 */
1668
1669 np = nc->dev->node_;
1670
1671 ret = ofnode_read_u32(np, "#address-cells", &val);
1672 if (ret) {
1673 dev_err(nc->dev, "missing #address-cells property\n");
1674 return ret;
1675 }
1676
1677 reg_cells = val;
1678
1679 ret = ofnode_read_u32(np, "#size-cells", &val);
1680 if (ret) {
1681 dev_err(nc->dev, "missing #size-cells property\n");
1682 return ret;
1683 }
1684
1685 reg_cells += val;
1686
1687 ofnode_for_each_subnode(nand_np, np) {
1688 struct atmel_nand *nand;
1689
1690 nand = atmel_nand_create(nc, nand_np, reg_cells);
1691 if (IS_ERR(nand)) {
1692 ret = PTR_ERR(nand);
1693 goto err;
1694 }
1695
1696 ret = atmel_nand_controller_add_nand(nc, nand);
1697 if (ret)
1698 goto err;
1699 }
1700
1701 return 0;
1702
1703err:
1704 atmel_nand_controller_remove_nands(nc);
1705
1706 return ret;
1707}
1708
1709static const struct atmel_smc_nand_ebi_csa_cfg at91sam9260_ebi_csa = {
1710 .offs = AT91SAM9260_MATRIX_EBICSA,
1711};
1712
1713static const struct atmel_smc_nand_ebi_csa_cfg at91sam9261_ebi_csa = {
1714 .offs = AT91SAM9261_MATRIX_EBICSA,
1715};
1716
1717static const struct atmel_smc_nand_ebi_csa_cfg at91sam9263_ebi_csa = {
1718 .offs = AT91SAM9263_MATRIX_EBI0CSA,
1719};
1720
1721static const struct atmel_smc_nand_ebi_csa_cfg at91sam9rl_ebi_csa = {
1722 .offs = AT91SAM9RL_MATRIX_EBICSA,
1723};
1724
1725static const struct atmel_smc_nand_ebi_csa_cfg at91sam9g45_ebi_csa = {
1726 .offs = AT91SAM9G45_MATRIX_EBICSA,
1727};
1728
1729static const struct atmel_smc_nand_ebi_csa_cfg at91sam9n12_ebi_csa = {
1730 .offs = AT91SAM9N12_MATRIX_EBICSA,
1731};
1732
1733static const struct atmel_smc_nand_ebi_csa_cfg at91sam9x5_ebi_csa = {
1734 .offs = AT91SAM9X5_MATRIX_EBICSA,
1735};
1736
1737static const struct atmel_smc_nand_ebi_csa_cfg sam9x60_ebi_csa = {
1738 .offs = AT91_SFR_CCFG_EBICSA,
1739 .nfd0_on_d16 = AT91_SFR_CCFG_NFD0_ON_D16,
1740};
1741
1742static const struct udevice_id atmel_ebi_csa_regmap_of_ids[] = {
1743 {
1744 .compatible = "atmel,at91sam9260-matrix",
1745 .data = (ulong)&at91sam9260_ebi_csa,
1746 },
1747 {
1748 .compatible = "atmel,at91sam9261-matrix",
1749 .data = (ulong)&at91sam9261_ebi_csa,
1750 },
1751 {
1752 .compatible = "atmel,at91sam9263-matrix",
1753 .data = (ulong)&at91sam9263_ebi_csa,
1754 },
1755 {
1756 .compatible = "atmel,at91sam9rl-matrix",
1757 .data = (ulong)&at91sam9rl_ebi_csa,
1758 },
1759 {
1760 .compatible = "atmel,at91sam9g45-matrix",
1761 .data = (ulong)&at91sam9g45_ebi_csa,
1762 },
1763 {
1764 .compatible = "atmel,at91sam9n12-matrix",
1765 .data = (ulong)&at91sam9n12_ebi_csa,
1766 },
1767 {
1768 .compatible = "atmel,at91sam9x5-matrix",
1769 .data = (ulong)&at91sam9x5_ebi_csa,
1770 },
1771 {
1772 .compatible = "microchip,sam9x60-sfr",
1773 .data = (ulong)&sam9x60_ebi_csa,
1774 },
1775 { /* sentinel */ },
1776};
1777
1778static int atmel_nand_attach_chip(struct nand_chip *chip)
1779{
1780 struct atmel_nand *nand = to_atmel_nand(chip);
1781 struct atmel_nand_controller *nc = to_nand_controller(nand->controller);
1782 struct mtd_info *mtd = nand_to_mtd(chip);
1783 int ret;
1784
1785 ret = nc->caps->ops->ecc_init(chip);
1786 if (ret)
1787 return ret;
1788
1789 if (nc->caps->legacy_of_bindings || !ofnode_valid(nc->dev->node_)) {
1790 /*
1791 * We keep the MTD name unchanged to avoid breaking platforms
1792 * where the MTD cmdline parser is used and the bootloader
1793 * has not been updated to use the new naming scheme.
1794 */
1795 mtd->name = "atmel_nand";
1796 } else if (!mtd->name) {
1797 /*
1798 * If the new bindings are used and the bootloader has not been
1799 * updated to pass a new mtdparts parameter on the cmdline, you
1800 * should define the following property in your nand node:
1801 *
1802 * label = "atmel_nand";
1803 *
1804 * This way, mtd->name will be set by the core when
1805 * nand_set_flash_node() is called.
1806 */
1807 sprintf(mtd->name, "%s:nand.%d", nc->dev->name, nand->cs[0].id);
1808 }
1809
1810 return 0;
1811}
1812
1813static const struct nand_controller_ops atmel_nand_controller_ops = {
1814 .attach_chip = atmel_nand_attach_chip,
1815};
1816
1817static int
1818atmel_nand_controller_init(struct atmel_nand_controller *nc,
1819 struct udevice *dev,
1820 const struct atmel_nand_controller_caps *caps)
1821{
1822 struct ofnode_phandle_args args;
1823 int ret;
1824
1825 nc->base.ops = &atmel_nand_controller_ops;
1826 INIT_LIST_HEAD(&nc->chips);
1827 nc->dev = dev;
1828 nc->caps = caps;
1829
1830 nc->pmecc = devm_atmel_pmecc_get(dev);
1831 if (IS_ERR(nc->pmecc)) {
1832 ret = PTR_ERR(nc->pmecc);
1833 if (ret != -EPROBE_DEFER)
1834 dev_err(dev, "Could not get PMECC object (err = %d)\n",
1835 ret);
1836 return ret;
1837 }
1838
1839 /* We do not retrieve the SMC syscon when parsing old DTs. */
1840 if (nc->caps->legacy_of_bindings)
1841 return 0;
1842
1843 nc->mck = devm_kzalloc(dev, sizeof(nc->mck), GFP_KERNEL);
1844 if (!nc->mck)
1845 return -ENOMEM;
1846
1847 clk_get_by_index(dev->parent, 0, nc->mck);
1848 if (IS_ERR(nc->mck)) {
1849 dev_err(dev, "Failed to retrieve MCK clk\n");
1850 return PTR_ERR(nc->mck);
1851 }
1852
1853 ret = ofnode_parse_phandle_with_args(dev->parent->node_,
1854 "atmel,smc", NULL, 0, 0, &args);
1855 if (ret) {
1856 dev_err(dev, "Missing or invalid atmel,smc property\n");
1857 return -EINVAL;
1858 }
1859
1860 nc->smc = syscon_node_to_regmap(args.node);
1861 if (IS_ERR(nc->smc)) {
1862 ret = PTR_ERR(nc->smc);
1863 dev_err(dev, "Could not get SMC regmap (err = %d)\n", ret);
1864 return 0;
1865 }
1866
1867 return 0;
1868}
1869
1870static int
1871atmel_smc_nand_controller_init(struct atmel_smc_nand_controller *nc)
1872{
1873 struct udevice *dev = nc->base.dev;
1874 struct ofnode_phandle_args args;
1875 const struct udevice_id *match = NULL;
1876 const char *name;
1877 int ret;
1878 int len;
1879 int i;
1880
1881 /* We do not retrieve the EBICSA regmap when parsing old DTs. */
1882 if (nc->base.caps->legacy_of_bindings)
1883 return 0;
1884
1885 ret = ofnode_parse_phandle_with_args(dev->parent->node_,
1886 nc->base.caps->ebi_csa_regmap_name,
1887 NULL, 0, 0, &args);
1888 if (ret) {
1889 dev_err(dev, "Unable to read ebi csa regmap\n");
1890 return -EINVAL;
1891 }
1892
1893 name = ofnode_get_property(args.node, "compatible", &len);
1894
1895 for (i = 0; i < ARRAY_SIZE(atmel_ebi_csa_regmap_of_ids); i++) {
1896 if (!strcmp(name, atmel_ebi_csa_regmap_of_ids[i].compatible)) {
1897 match = &atmel_ebi_csa_regmap_of_ids[i];
1898 break;
1899 }
1900 }
1901
1902 if (!match) {
1903 dev_err(dev, "Unable to find ebi csa conf");
1904 return -EINVAL;
1905 }
1906 nc->ebi_csa = (struct atmel_smc_nand_ebi_csa_cfg *)match->data;
1907
1908 nc->ebi_csa_regmap = syscon_node_to_regmap(args.node);
1909 if (IS_ERR(nc->ebi_csa_regmap)) {
1910 ret = PTR_ERR(nc->ebi_csa_regmap);
1911 dev_err(dev, "Could not get EBICSA regmap (err = %d)\n", ret);
1912 return ret;
1913 }
1914
1915 /* TODO:
1916 * The at91sam9263 has 2 EBIs, if the NAND controller is under EBI1
1917 * add 4 to ->ebi_csa->offs.
1918 */
1919
1920 return 0;
1921}
1922
1923static int atmel_hsmc_nand_controller_init(struct atmel_hsmc_nand_controller *nc)
1924{
1925 struct udevice *dev = nc->base.dev;
1926 struct ofnode_phandle_args args;
1927 struct clk smc_clk;
1928 int ret;
1929 u32 addr;
1930
1931 ret = ofnode_parse_phandle_with_args(dev->parent->node_,
1932 "atmel,smc", NULL, 0, 0, &args);
1933 if (ret) {
1934 dev_err(dev, "Missing or invalid atmel,smc property\n");
1935 return -EINVAL;
1936 }
1937
1938 nc->hsmc_layout = atmel_hsmc_get_reg_layout(args.node);
1939 if (IS_ERR(nc->hsmc_layout)) {
1940 dev_err(dev, "Could not get hsmc layout\n");
1941 return -EINVAL;
1942 }
1943
1944 /* Enable smc clock */
1945 ret = clk_get_by_index_nodev(args.node, 0, &smc_clk);
1946 if (ret) {
1947 dev_err(dev, "Unable to get smc clock (err = %d)", ret);
1948 return ret;
1949 }
1950
1951 ret = clk_prepare_enable(&smc_clk);
1952 if (ret)
1953 return ret;
1954
1955 ret = ofnode_parse_phandle_with_args(dev->node_,
1956 "atmel,nfc-io", NULL, 0, 0, &args);
1957 if (ret) {
1958 dev_err(dev, "Missing or invalid atmel,nfc-io property\n");
1959 return -EINVAL;
1960 }
1961
1962 nc->io = syscon_node_to_regmap(args.node);
1963 if (IS_ERR(nc->io)) {
1964 ret = PTR_ERR(nc->io);
1965 dev_err(dev, "Could not get NFC IO regmap\n");
1966 return ret;
1967 }
1968
1969 ret = ofnode_parse_phandle_with_args(dev->node_,
1970 "atmel,nfc-sram", NULL, 0, 0, &args);
1971 if (ret) {
1972 dev_err(dev, "Missing or invalid atmel,nfc-sram property\n");
1973 return ret;
1974 }
1975
1976 ret = ofnode_read_u32(args.node, "reg", &addr);
1977 if (ret) {
1978 dev_err(dev, "Could not read reg addr of nfc sram");
1979 return ret;
1980 }
1981 nc->sram.virt = (void *)addr;
1982
1983 return 0;
1984}
1985
1986static int
1987atmel_hsmc_nand_controller_remove(struct atmel_nand_controller *nc)
1988{
1989 struct atmel_hsmc_nand_controller *hsmc_nc;
1990 int ret;
1991
1992 ret = atmel_nand_controller_remove_nands(nc);
1993 if (ret)
1994 return ret;
1995
1996 hsmc_nc = container_of(nc, struct atmel_hsmc_nand_controller, base);
1997
Sean Andersond318eb32023-12-16 14:38:42 -05001998 if (hsmc_nc->clk)
Balamanikandan Gunasundarfe33c7d2022-10-25 16:21:01 +05301999 clk_disable_unprepare(hsmc_nc->clk);
Balamanikandan Gunasundarfe33c7d2022-10-25 16:21:01 +05302000
2001 return 0;
2002}
2003
2004static int
2005atmel_hsmc_nand_controller_probe(struct udevice *dev,
2006 const struct atmel_nand_controller_caps *caps)
2007{
2008 struct atmel_hsmc_nand_controller *nc;
2009 int ret;
2010
2011 nc = devm_kzalloc(dev, sizeof(*nc), GFP_KERNEL);
2012 if (!nc)
2013 return -ENOMEM;
2014
2015 ret = atmel_nand_controller_init(&nc->base, dev, caps);
2016 if (ret)
2017 return ret;
2018
2019 ret = atmel_hsmc_nand_controller_init(nc);
2020 if (ret)
2021 return ret;
2022
2023 /* Make sure all irqs are masked before registering our IRQ handler. */
2024 regmap_write(nc->base.smc, ATMEL_HSMC_NFC_IDR, 0xffffffff);
2025
2026 /* Initial NFC configuration. */
2027 regmap_write(nc->base.smc, ATMEL_HSMC_NFC_CFG,
2028 ATMEL_HSMC_NFC_CFG_DTO_MAX);
2029
2030 ret = atmel_nand_controller_add_nands(&nc->base);
2031 if (ret)
2032 goto err;
2033
2034 return 0;
2035
2036err:
2037 atmel_hsmc_nand_controller_remove(&nc->base);
2038
2039 return ret;
2040}
2041
2042static const struct atmel_nand_controller_ops atmel_hsmc_nc_ops = {
2043 .probe = atmel_hsmc_nand_controller_probe,
2044 .remove = atmel_hsmc_nand_controller_remove,
2045 .ecc_init = atmel_hsmc_nand_ecc_init,
2046 .nand_init = atmel_hsmc_nand_init,
2047 .setup_data_interface = atmel_hsmc_nand_setup_data_interface,
2048};
2049
2050static const struct atmel_nand_controller_caps atmel_sama5_nc_caps = {
2051 .has_dma = true,
2052 .ale_offs = BIT(21),
2053 .cle_offs = BIT(22),
2054 .ops = &atmel_hsmc_nc_ops,
2055};
2056
2057static int
2058atmel_smc_nand_controller_probe(struct udevice *dev,
2059 const struct atmel_nand_controller_caps *caps)
2060{
2061 struct atmel_smc_nand_controller *nc;
2062 int ret;
2063
2064 nc = devm_kzalloc(dev, sizeof(*nc), GFP_KERNEL);
2065 if (!nc)
2066 return -ENOMEM;
2067
2068 ret = atmel_nand_controller_init(&nc->base, dev, caps);
2069 if (ret)
2070 return ret;
2071
2072 ret = atmel_smc_nand_controller_init(nc);
2073 if (ret)
2074 return ret;
2075
2076 return atmel_nand_controller_add_nands(&nc->base);
2077}
2078
2079static int
2080atmel_smc_nand_controller_remove(struct atmel_nand_controller *nc)
2081{
2082 int ret;
2083
2084 ret = atmel_nand_controller_remove_nands(nc);
2085 if (ret)
2086 return ret;
2087
2088 return 0;
2089}
2090
2091/*
2092 * The SMC reg layout of at91rm9200 is completely different which prevents us
2093 * from re-using atmel_smc_nand_setup_data_interface() for the
2094 * ->setup_data_interface() hook.
2095 * At this point, there's no support for the at91rm9200 SMC IP, so we leave
2096 * ->setup_data_interface() unassigned.
2097 */
2098static const struct atmel_nand_controller_ops at91rm9200_nc_ops = {
2099 .probe = atmel_smc_nand_controller_probe,
2100 .remove = atmel_smc_nand_controller_remove,
2101 .ecc_init = atmel_nand_ecc_init,
2102 .nand_init = atmel_smc_nand_init,
2103};
2104
2105static const struct atmel_nand_controller_caps atmel_rm9200_nc_caps = {
2106 .ale_offs = BIT(21),
2107 .cle_offs = BIT(22),
2108 .ebi_csa_regmap_name = "atmel,matrix",
2109 .ops = &at91rm9200_nc_ops,
2110};
2111
2112static const struct atmel_nand_controller_ops atmel_smc_nc_ops = {
2113 .probe = atmel_smc_nand_controller_probe,
2114 .remove = atmel_smc_nand_controller_remove,
2115 .ecc_init = atmel_nand_ecc_init,
2116 .nand_init = atmel_smc_nand_init,
2117 .setup_data_interface = atmel_smc_nand_setup_data_interface,
2118};
2119
2120static const struct atmel_nand_controller_caps atmel_sam9260_nc_caps = {
2121 .ale_offs = BIT(21),
2122 .cle_offs = BIT(22),
2123 .ebi_csa_regmap_name = "atmel,matrix",
2124 .ops = &atmel_smc_nc_ops,
2125};
2126
2127static const struct atmel_nand_controller_caps atmel_sam9261_nc_caps = {
2128 .ale_offs = BIT(22),
2129 .cle_offs = BIT(21),
2130 .ebi_csa_regmap_name = "atmel,matrix",
2131 .ops = &atmel_smc_nc_ops,
2132};
2133
2134static const struct atmel_nand_controller_caps atmel_sam9g45_nc_caps = {
2135 .has_dma = true,
2136 .ale_offs = BIT(21),
2137 .cle_offs = BIT(22),
2138 .ebi_csa_regmap_name = "atmel,matrix",
2139 .ops = &atmel_smc_nc_ops,
2140};
2141
2142static const struct atmel_nand_controller_caps microchip_sam9x60_nc_caps = {
2143 .has_dma = true,
2144 .ale_offs = BIT(21),
2145 .cle_offs = BIT(22),
2146 .ebi_csa_regmap_name = "microchip,sfr",
2147 .ops = &atmel_smc_nc_ops,
2148};
2149
2150/* Only used to parse old bindings. */
2151static const struct atmel_nand_controller_caps atmel_rm9200_nand_caps = {
2152 .ale_offs = BIT(21),
2153 .cle_offs = BIT(22),
2154 .ops = &atmel_smc_nc_ops,
2155 .legacy_of_bindings = true,
2156};
2157
2158static const struct udevice_id atmel_nand_controller_of_ids[] = {
2159 {
2160 .compatible = "atmel,at91rm9200-nand-controller",
2161 .data = (ulong)&atmel_rm9200_nc_caps,
2162 },
2163 {
2164 .compatible = "atmel,at91sam9260-nand-controller",
2165 .data = (ulong)&atmel_sam9260_nc_caps,
2166 },
2167 {
2168 .compatible = "atmel,at91sam9261-nand-controller",
2169 .data = (ulong)&atmel_sam9261_nc_caps,
2170 },
2171 {
2172 .compatible = "atmel,at91sam9g45-nand-controller",
2173 .data = (ulong)&atmel_sam9g45_nc_caps,
2174 },
2175 {
2176 .compatible = "atmel,sama5d3-nand-controller",
2177 .data = (ulong)&atmel_sama5_nc_caps,
2178 },
2179 {
2180 .compatible = "microchip,sam9x60-nand-controller",
2181 .data = (ulong)&microchip_sam9x60_nc_caps,
2182 },
2183 /* Support for old/deprecated bindings: */
2184 {
2185 .compatible = "atmel,at91rm9200-nand",
2186 .data = (ulong)&atmel_rm9200_nand_caps,
2187 },
2188 {
2189 .compatible = "atmel,sama5d4-nand",
2190 .data = (ulong)&atmel_rm9200_nand_caps,
2191 },
2192 {
2193 .compatible = "atmel,sama5d2-nand",
2194 .data = (ulong)&atmel_rm9200_nand_caps,
2195 },
2196 { /* sentinel */ },
2197};
2198
2199static int atmel_nand_controller_probe(struct udevice *dev)
2200{
2201 const struct atmel_nand_controller_caps *caps;
Balamanikandan Gunasundarfe33c7d2022-10-25 16:21:01 +05302202
2203 caps = (struct atmel_nand_controller_caps *)dev_get_driver_data(dev);
2204 if (!caps) {
2205 printf("Could not retrieve NFC caps\n");
2206 return -EINVAL;
2207 }
2208
Balamanikandan Gunasundarfe33c7d2022-10-25 16:21:01 +05302209 return caps->ops->probe(dev, caps);
2210}
2211
2212static int atmel_nand_controller_remove(struct udevice *dev)
2213{
2214 struct atmel_nand_controller *nc;
2215
2216 nc = (struct atmel_nand_controller *)dev_get_driver_data(dev);
2217
2218 return nc->caps->ops->remove(nc);
2219}
2220
2221U_BOOT_DRIVER(atmel_nand_controller) = {
2222 .name = "atmel-nand-controller",
2223 .id = UCLASS_MTD,
2224 .of_match = atmel_nand_controller_of_ids,
2225 .probe = atmel_nand_controller_probe,
2226 .remove = atmel_nand_controller_remove,
2227};
2228
2229void board_nand_init(void)
2230{
2231 struct udevice *dev;
2232 int ret;
2233
2234 ret = uclass_get_device_by_driver(UCLASS_MTD,
2235 DM_DRIVER_GET(atmel_nand_controller),
2236 &dev);
2237 if (ret && ret != -ENODEV)
2238 printf("Failed to initialize NAND controller. (error %d)\n",
2239 ret);
2240}