blob: 3b8e781c9fe4293bb1c05849fb6bc1d94ecddb0e [file] [log] [blame]
wdenk56f94be2002-11-05 16:35:14 +00001/*
Heiko Schocher4c934d02010-07-19 23:46:48 +02002 * (C) Copyright 2000-2010
wdenk56f94be2002-11-05 16:35:14 +00003 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 * Klaus Heydeck, Kieback & Peter GmbH & Co KG, heydeck@kieback-peter.de
5 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02006 * SPDX-License-Identifier: GPL-2.0+
wdenk56f94be2002-11-05 16:35:14 +00007 */
8
9/*
10 * board/config.h - configuration options, board specific
11 * Derived from ../tqm8xx/tqm8xx.c
12 */
13
14#ifndef __CONFIG_H
15#define __CONFIG_H
16
17/*
18 * High Level Configuration Options
19 * (easy to change)
20 */
21
22#define CONFIG_MPC855 1 /* This is a MPC855 CPU */
23#define CONFIG_KUP4K 1 /* ...on a KUP4K module */
24
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020025#define CONFIG_SYS_TEXT_BASE 0x40000000
26
wdenk65faef92004-03-25 19:29:38 +000027#define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
wdenk56f94be2002-11-05 16:35:14 +000028#undef CONFIG_8xx_CONS_SMC2
29#undef CONFIG_8xx_CONS_NONE
wdenk4e112c12003-06-03 23:54:09 +000030#define CONFIG_BAUDRATE 115200 /* console baudrate */
wdenk4e112c12003-06-03 23:54:09 +000031#define CONFIG_BOOTDELAY 1 /* autoboot after 1 second */
wdenk56f94be2002-11-05 16:35:14 +000032
wdenk56f94be2002-11-05 16:35:14 +000033#define CONFIG_BOARD_TYPES 1 /* support board types */
34
wdenk56f94be2002-11-05 16:35:14 +000035#undef CONFIG_BOOTARGS
36
wdenk65faef92004-03-25 19:29:38 +000037#define CONFIG_EXTRA_ENV_SETTINGS \
Heiko Schocher4c934d02010-07-19 23:46:48 +020038"slot_a_boot=setenv bootargs root=/dev/sda2 ip=off;" \
Wolfgang Denke9e8bab2010-09-10 00:16:19 +020039 "run addhw; mw.b 400000 00 80; diskboot 400000 0:1; bootm 400000\0" \
Heiko Schocher4c934d02010-07-19 23:46:48 +020040"slot_b_boot=setenv bootargs root=/dev/sda2 ip=off;" \
Wolfgang Denke9e8bab2010-09-10 00:16:19 +020041 "run addhw; mw.b 400000 00 80; diskboot 400000 2:1; bootm 400000\0" \
Heiko Schocher4c934d02010-07-19 23:46:48 +020042"nfs_boot=mw.b 400000 00 80; dhcp; run nfsargs addip addhw; bootm 400000\0" \
43"fat_boot=mw.b 400000 00 80; fatload ide 2:1 400000 st.bin; run addhw; \
44 bootm 400000 \0" \
wdenk65faef92004-03-25 19:29:38 +000045"panic_boot=echo No Bootdevice !!! reset\0" \
Heiko Schocher4c934d02010-07-19 23:46:48 +020046"nfsargs=setenv bootargs root=/dev/nfs rw nfsroot=${rootpath}\0" \
wdenk65faef92004-03-25 19:29:38 +000047"ramargs=setenv bootargs root=/dev/ram rw\0" \
Heiko Schocher4c934d02010-07-19 23:46:48 +020048"addip=setenv bootargs ${bootargs} ip=${ipaddr}::${gatewayip}" \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +010049 ":${netmask}:${hostname}:${netdev}:off\0" \
Heiko Schocher4c934d02010-07-19 23:46:48 +020050"addhw=setenv bootargs ${bootargs} ${mtdparts} console=${console} ${debug} \
51 hw=${hw} key1=${key1} panic=1 mem=${mem}\0" \
52"console=ttyCPM0,115200\0" \
wdenk65faef92004-03-25 19:29:38 +000053"netdev=eth0\0" \
Heiko Schocher4c934d02010-07-19 23:46:48 +020054"contrast=20\0" \
wdenk65faef92004-03-25 19:29:38 +000055"silent=1\0" \
Heiko Schocher4c934d02010-07-19 23:46:48 +020056"mtdparts=" MTDPARTS_DEFAULT "\0" \
wdenk65faef92004-03-25 19:29:38 +000057"load=tftp 200000 bootloader-4k.bitmap;tftp 100000 bootloader-4k.bin\0" \
Heiko Schocher4c934d02010-07-19 23:46:48 +020058"update=protect off 1:0-9;era 1:0-9;cp.b 100000 40000000 ${filesize};" \
wdenke07ec1b2004-05-12 22:54:36 +000059 "cp.b 200000 40050000 14000\0"
wdenk56f94be2002-11-05 16:35:14 +000060
wdenk4e112c12003-06-03 23:54:09 +000061#define CONFIG_BOOTCOMMAND \
Heiko Schocher4c934d02010-07-19 23:46:48 +020062 "run fat_boot;run slot_b_boot;run slot_a_boot;run nfs_boot;run panic_boot"
wdenk56f94be2002-11-05 16:35:14 +000063
Heiko Schocher4c934d02010-07-19 23:46:48 +020064#define CONFIG_PREBOOT "setenv preboot; saveenv"
wdenk56f94be2002-11-05 16:35:14 +000065
wdenk65faef92004-03-25 19:29:38 +000066#define CONFIG_MISC_INIT_R 1
67#define CONFIG_MISC_INIT_F 1
wdenk56f94be2002-11-05 16:35:14 +000068
69#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Heiko Schocher4c934d02010-07-19 23:46:48 +020070#undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
wdenk56f94be2002-11-05 16:35:14 +000071
wdenke07ec1b2004-05-12 22:54:36 +000072#define CONFIG_WATCHDOG 1 /* watchdog enabled */
wdenk56f94be2002-11-05 16:35:14 +000073
wdenk65faef92004-03-25 19:29:38 +000074#define CONFIG_STATUS_LED 1 /* Status LED enabled */
wdenk56f94be2002-11-05 16:35:14 +000075
76#undef CONFIG_CAN_DRIVER /* CAN Driver support disabled */
77
Jon Loeligerdf5f5442007-07-09 21:24:19 -050078/*
79 * BOOTP options
80 */
81#define CONFIG_BOOTP_SUBNETMASK
82#define CONFIG_BOOTP_GATEWAY
83#define CONFIG_BOOTP_HOSTNAME
84#define CONFIG_BOOTP_BOOTPATH
85#define CONFIG_BOOTP_BOOTFILESIZE
86
wdenk56f94be2002-11-05 16:35:14 +000087#define CONFIG_MAC_PARTITION
88#define CONFIG_DOS_PARTITION
89
wdenke07ec1b2004-05-12 22:54:36 +000090/*
91 * enable I2C and select the hardware/software driver
92 */
Heiko Schocher479a4cf2013-01-29 08:53:15 +010093#define CONFIG_SYS_I2C
94#define CONFIG_SYS_I2C_SOFT /* I2C bit-banged */
95#define CONFIG_SYS_I2C_SOFT_SPEED 93000 /* 93 kHz is supposed to work */
96#define CONFIG_SYS_I2C_SOFT_SLAVE 0xFE
wdenke07ec1b2004-05-12 22:54:36 +000097
wdenke07ec1b2004-05-12 22:54:36 +000098/*
99 * Software (bit-bang) I2C driver configuration
100 */
101#define PB_SCL 0x00000020 /* PB 26 */
102#define PB_SDA 0x00000010 /* PB 27 */
103
104#define I2C_INIT (immr->im_cpm.cp_pbdir |= PB_SCL)
105#define I2C_ACTIVE (immr->im_cpm.cp_pbdir |= PB_SDA)
106#define I2C_TRISTATE (immr->im_cpm.cp_pbdir &= ~PB_SDA)
107#define I2C_READ ((immr->im_cpm.cp_pbdat & PB_SDA) != 0)
108#define I2C_SDA(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SDA; \
109 else immr->im_cpm.cp_pbdat &= ~PB_SDA
110#define I2C_SCL(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SCL; \
111 else immr->im_cpm.cp_pbdat &= ~PB_SCL
112#define I2C_DELAY udelay(2) /* 1/4 I2C clock duration */
wdenke07ec1b2004-05-12 22:54:36 +0000113
wdenke07ec1b2004-05-12 22:54:36 +0000114/*-----------------------------------------------------------------------
115 * I2C Configuration
116 */
117
Heiko Schocher4c934d02010-07-19 23:46:48 +0200118#define CONFIG_SYS_I2C_PICIO_ADDR 0x21 /* PCF8574 IO Expander */
119#define CONFIG_SYS_I2C_RTC_ADDR 0x51 /* PCF8563 RTC */
wdenk65faef92004-03-25 19:29:38 +0000120
wdenke07ec1b2004-05-12 22:54:36 +0000121/* List of I2C addresses to be verified by POST */
122
Peter Tyser3f1d0db2010-10-22 00:20:30 -0500123#define CONFIG_SYS_POST_I2C_ADDRS {CONFIG_SYS_I2C_PICIO_ADDR, \
124 CONFIG_SYS_I2C_RTC_ADDR, \
125 }
wdenke07ec1b2004-05-12 22:54:36 +0000126
wdenke07ec1b2004-05-12 22:54:36 +0000127#define CONFIG_RTC_PCF8563 /* use Philips PCF8563 RTC */
128
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200129#define CONFIG_SYS_DISCOVER_PHY
Marian Balakowiczaab8c492005-10-28 22:30:33 +0200130#define CONFIG_MII
wdenke07ec1b2004-05-12 22:54:36 +0000131
wdenk56f94be2002-11-05 16:35:14 +0000132/* Define to allow the user to overwrite serial and ethaddr */
133#define CONFIG_ENV_OVERWRITE
wdenk56f94be2002-11-05 16:35:14 +0000134
Jon Loeligerb1840de2007-07-08 13:46:18 -0500135/*
136 * Command line configuration.
137 */
138#include <config_cmd_default.h>
139
140#define CONFIG_CMD_DATE
141#define CONFIG_CMD_DHCP
142#define CONFIG_CMD_I2C
143#define CONFIG_CMD_IDE
Heiko Schocher4c934d02010-07-19 23:46:48 +0200144#define CONFIG_CMD_MII
Jon Loeligerb1840de2007-07-08 13:46:18 -0500145#define CONFIG_CMD_NFS
Heiko Schocher4c934d02010-07-19 23:46:48 +0200146#define CONFIG_CMD_FAT
Jon Loeligerb1840de2007-07-08 13:46:18 -0500147#define CONFIG_CMD_SNTP
148
Jon Loeligerb5777d12007-07-08 17:02:01 -0500149#ifdef CONFIG_POST
150 #define CONFIG_CMD_DIAG
151#endif
wdenk56f94be2002-11-05 16:35:14 +0000152
153/*
154 * Miscellaneous configurable options
155 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200156#define CONFIG_SYS_LONGHELP /* undef to save memory */
157#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Jon Loeligerb1840de2007-07-08 13:46:18 -0500158#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200159#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenk56f94be2002-11-05 16:35:14 +0000160#else
Heiko Schocher4c934d02010-07-19 23:46:48 +0200161#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
wdenk56f94be2002-11-05 16:35:14 +0000162#endif
Heiko Schocher4c934d02010-07-19 23:46:48 +0200163/* Print Buffer Size */
164#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200165#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
166#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenk56f94be2002-11-05 16:35:14 +0000167
Heiko Schocher4c934d02010-07-19 23:46:48 +0200168#define CONFIG_SYS_MEMTEST_START 0x000400000 /* memtest works on */
169#define CONFIG_SYS_MEMTEST_END 0x005C00000 /* 4 ... 92 MB in DRAM */
170#define CONFIG_SYS_ALT_MEMTEST 1
171#define CONFIG_SYS_MEMTEST_SCRATCH 0x90000200 /* using latch as scratch register */
wdenk56f94be2002-11-05 16:35:14 +0000172
Heiko Schocher4c934d02010-07-19 23:46:48 +0200173#define CONFIG_SYS_LOAD_ADDR 0x400000 /* default load address */
wdenk56f94be2002-11-05 16:35:14 +0000174
Heiko Schocher4c934d02010-07-19 23:46:48 +0200175#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
wdenk56f94be2002-11-05 16:35:14 +0000176
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200177#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 115200 }
wdenk56f94be2002-11-05 16:35:14 +0000178
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200179#define CONFIG_SYS_CONSOLE_INFO_QUIET 1
wdenk4e112c12003-06-03 23:54:09 +0000180
wdenk56f94be2002-11-05 16:35:14 +0000181/*
182 * Low Level Configuration Settings
183 * (address mappings, register initial values, etc.)
184 * You should know what you are doing if you make changes here.
185 */
186/*-----------------------------------------------------------------------
187 * Internal Memory Mapped Register
188 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200189#define CONFIG_SYS_IMMR 0xFFF00000
wdenk56f94be2002-11-05 16:35:14 +0000190
191/*-----------------------------------------------------------------------
192 * Definitions for initial stack pointer and data area (in DPRAM)
193 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200194#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200195#define CONFIG_SYS_INIT_RAM_SIZE 0x2F00 /* Size of used area in DPRAM */
Wolfgang Denk0191e472010-10-26 14:34:52 +0200196#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200197#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenk56f94be2002-11-05 16:35:14 +0000198
199/*-----------------------------------------------------------------------
200 * Start addresses for the final memory configuration
201 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200202 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenk56f94be2002-11-05 16:35:14 +0000203 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200204#define CONFIG_SYS_SDRAM_BASE 0x00000000
205#define CONFIG_SYS_FLASH_BASE 0x40000000
206#define CONFIG_SYS_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
207#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
208#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
wdenk56f94be2002-11-05 16:35:14 +0000209
210/*
211 * For booting Linux, the board info and command line data
212 * have to be in the first 8 MB of memory, since this is
213 * the maximum mapped by the Linux kernel during initialization.
214 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200215#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenk56f94be2002-11-05 16:35:14 +0000216
217/*-----------------------------------------------------------------------
218 * FLASH organization
219 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200220#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
221#define CONFIG_SYS_MAX_FLASH_SECT 19 /* max number of sectors on one chip */
wdenk56f94be2002-11-05 16:35:14 +0000222
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200223#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
224#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
wdenk56f94be2002-11-05 16:35:14 +0000225
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200226#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200227#define CONFIG_ENV_OFFSET 0x40000 /* Offset of Environment Sector */
228#define CONFIG_ENV_SIZE 0x1000 /* Total Size of Environment Sector */
229#define CONFIG_ENV_SECT_SIZE 0x10000
wdenk56f94be2002-11-05 16:35:14 +0000230
Heiko Schocher4c934d02010-07-19 23:46:48 +0200231/*-----------------------------------------------------------------------
232 * Dynamic MTD partition support
233 */
234#define MTDPARTS_DEFAULT "mtdparts=40000000.flash:256k(u-boot)," \
Wolfgang Denke9e8bab2010-09-10 00:16:19 +0200235 "64k(env)," \
236 "128k(splash)," \
237 "512k(etc)," \
238 "64k(hw-info)"
Heiko Schocher4c934d02010-07-19 23:46:48 +0200239
wdenk56f94be2002-11-05 16:35:14 +0000240/*-----------------------------------------------------------------------
241 * Hardware Information Block
242 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200243#define CONFIG_SYS_HWINFO_OFFSET 0x000F0000 /* offset of HW Info block */
244#define CONFIG_SYS_HWINFO_SIZE 0x00000100 /* size of HW Info block */
Heiko Schocher4c934d02010-07-19 23:46:48 +0200245#define CONFIG_SYS_HWINFO_MAGIC 0x4B26500D /* 'K&P<CR>' */
246
wdenk56f94be2002-11-05 16:35:14 +0000247/*-----------------------------------------------------------------------
248 * Cache Configuration
249 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200250#define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
Jon Loeligerb1840de2007-07-08 13:46:18 -0500251#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200252#define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
wdenk56f94be2002-11-05 16:35:14 +0000253#endif
254
255/*-----------------------------------------------------------------------
256 * SYPCR - System Protection Control 11-9
257 * SYPCR can only be written once after reset!
258 *-----------------------------------------------------------------------
259 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
260 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200261#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
wdenk56f94be2002-11-05 16:35:14 +0000262
263/*-----------------------------------------------------------------------
264 * SIUMCR - SIU Module Configuration 11-6
265 *-----------------------------------------------------------------------
266 * PCMCIA config., multi-function pin tri-state
267 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200268#define CONFIG_SYS_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC00)
wdenk56f94be2002-11-05 16:35:14 +0000269
270/*-----------------------------------------------------------------------
271 * TBSCR - Time Base Status and Control 11-26
272 *-----------------------------------------------------------------------
273 * Clear Reference Interrupt Status, Timebase freezing enabled
274 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200275#define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
wdenk56f94be2002-11-05 16:35:14 +0000276
277/*-----------------------------------------------------------------------
278 * RTCSC - Real-Time Clock Status and Control Register 11-27
279 *-----------------------------------------------------------------------
280 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200281#define CONFIG_SYS_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
wdenk56f94be2002-11-05 16:35:14 +0000282
283/*-----------------------------------------------------------------------
284 * PISCR - Periodic Interrupt Status and Control 11-31
285 *-----------------------------------------------------------------------
286 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
287 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200288#define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
wdenk56f94be2002-11-05 16:35:14 +0000289
290/*-----------------------------------------------------------------------
291 * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
292 *-----------------------------------------------------------------------
293 * Reset PLL lock status sticky bit, timer expired status bit and timer
294 * interrupt status bit
295 *
296 * If this is a 80 MHz CPU, set PLL multiplication factor to 5 (5*16=80)!
297 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200298#define CONFIG_SYS_PLPRCR ( (5-1)<<PLPRCR_MF_SHIFT | PLPRCR_TEXPS | PLPRCR_TMIST )
wdenk56f94be2002-11-05 16:35:14 +0000299
300/*-----------------------------------------------------------------------
301 * SCCR - System Clock and reset Control Register 15-27
302 *-----------------------------------------------------------------------
303 * Set clock output, timebase and RTC source and divider,
304 * power management and some other internal clocks
305 */
306#define SCCR_MASK SCCR_EBDF00
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200307#define CONFIG_SYS_SCCR (SCCR_TBS | SCCR_EBDF01 | \
wdenk56f94be2002-11-05 16:35:14 +0000308 SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
309 SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
310 SCCR_DFALCD00)
311
312/*-----------------------------------------------------------------------
313 * PCMCIA stuff
314 *-----------------------------------------------------------------------
315 *
316 */
317
wdenk2029f4d2002-11-21 23:11:29 +0000318/* KUP4K use both slots, SLOT_A as "primary". */
wdenk65faef92004-03-25 19:29:38 +0000319#define CONFIG_PCMCIA_SLOT_A 1
wdenk56f94be2002-11-05 16:35:14 +0000320
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200321#define CONFIG_SYS_PCMCIA_MEM_ADDR (0xE0000000)
322#define CONFIG_SYS_PCMCIA_MEM_SIZE ( 64 << 20 )
323#define CONFIG_SYS_PCMCIA_DMA_ADDR (0xE4000000)
324#define CONFIG_SYS_PCMCIA_DMA_SIZE ( 64 << 20 )
325#define CONFIG_SYS_PCMCIA_ATTRB_ADDR (0xE8000000)
326#define CONFIG_SYS_PCMCIA_ATTRB_SIZE ( 64 << 20 )
327#define CONFIG_SYS_PCMCIA_IO_ADDR (0xEC000000)
328#define CONFIG_SYS_PCMCIA_IO_SIZE ( 64 << 20 )
wdenk56f94be2002-11-05 16:35:14 +0000329
wdenk2029f4d2002-11-21 23:11:29 +0000330#define PCMCIA_SOCKETS_NO 2
331#define PCMCIA_MEM_WIN_NO 8
wdenk56f94be2002-11-05 16:35:14 +0000332/*-----------------------------------------------------------------------
333 * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
334 *-----------------------------------------------------------------------
335 */
336
Pavel Herrmann2c13c4a2012-10-09 07:01:56 +0000337#define CONFIG_IDE_PREINIT 1 /* Use preinit IDE hook */
wdenk65faef92004-03-25 19:29:38 +0000338#define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
wdenk56f94be2002-11-05 16:35:14 +0000339
wdenk65faef92004-03-25 19:29:38 +0000340#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
341#define CONFIG_IDE_LED 1 /* LED for ide supported */
wdenk56f94be2002-11-05 16:35:14 +0000342#undef CONFIG_IDE_RESET /* reset for ide not supported */
343
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200344#define CONFIG_SYS_IDE_MAXBUS 2
345#define CONFIG_SYS_IDE_MAXDEVICE 4
wdenk56f94be2002-11-05 16:35:14 +0000346
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200347#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
wdenk56f94be2002-11-05 16:35:14 +0000348
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200349#define CONFIG_SYS_ATA_IDE1_OFFSET (4 * CONFIG_SYS_PCMCIA_MEM_SIZE)
wdenk2029f4d2002-11-21 23:11:29 +0000350
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200351#define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_PCMCIA_MEM_ADDR
wdenk56f94be2002-11-05 16:35:14 +0000352
353/* Offset for data I/O */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200354#define CONFIG_SYS_ATA_DATA_OFFSET (CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
wdenk56f94be2002-11-05 16:35:14 +0000355
356/* Offset for normal register accesses */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200357#define CONFIG_SYS_ATA_REG_OFFSET (2 * CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
wdenk56f94be2002-11-05 16:35:14 +0000358
359/* Offset for alternate registers */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200360#define CONFIG_SYS_ATA_ALT_OFFSET 0x0100
wdenk56f94be2002-11-05 16:35:14 +0000361
wdenk56f94be2002-11-05 16:35:14 +0000362/*-----------------------------------------------------------------------
363 *
364 *-----------------------------------------------------------------------
365 *
366 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200367#define CONFIG_SYS_DER 0
wdenk56f94be2002-11-05 16:35:14 +0000368
369/*
370 * Init Memory Controller:
371 *
372 * BR0/1 and OR0/1 (FLASH)
373 */
374#define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
375
376/* used to re-map FLASH both when starting from SRAM or FLASH:
377 * restrict access enough to keep SRAM working (if any)
378 * but not too much to meddle with FLASH accesses
379 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200380#define CONFIG_SYS_REMAP_OR_AM 0x80000000 /* OR addr mask */
381#define CONFIG_SYS_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
wdenk56f94be2002-11-05 16:35:14 +0000382
383/*
384 * FLASH timing:
385 */
Heiko Schocher4c934d02010-07-19 23:46:48 +0200386#define CONFIG_SYS_OR_TIMING_FLASH (OR_ACS_DIV2 | OR_CSNT_SAM | \
387 OR_SCY_5_CLK | OR_EHTR | OR_BI)
wdenk56f94be2002-11-05 16:35:14 +0000388
Heiko Schocher4c934d02010-07-19 23:46:48 +0200389#define CONFIG_SYS_OR0_REMAP \
390 (CONFIG_SYS_REMAP_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
391#define CONFIG_SYS_OR0_PRELIM \
392 (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
393#define CONFIG_SYS_BR0_PRELIM \
394 ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_PS_16 | BR_V )
wdenk56f94be2002-11-05 16:35:14 +0000395
396
wdenk56f94be2002-11-05 16:35:14 +0000397/* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200398#define CONFIG_SYS_OR_TIMING_SDRAM 0x00000A00
wdenk56f94be2002-11-05 16:35:14 +0000399
wdenk56f94be2002-11-05 16:35:14 +0000400/*
401 * Memory Periodic Timer Prescaler
402 *
403 * The Divider for PTA (refresh timer) configuration is based on an
404 * example SDRAM configuration (64 MBit, one bank). The adjustment to
405 * the number of chip selects (NCS) and the actually needed refresh
406 * rate is done by setting MPTPR.
407 *
408 * PTA is calculated from
409 * PTA = (gclk * Trefresh) / ((2 ^ (2 * DFBRG)) * PTP * NCS)
410 *
411 * gclk CPU clock (not bus clock!)
412 * Trefresh Refresh cycle * 4 (four word bursts used)
413 *
wdenk65faef92004-03-25 19:29:38 +0000414 * 4096 Rows from SDRAM example configuration
415 * 1000 factor s -> ms
416 * 32 PTP (pre-divider from MPTPR) from SDRAM example configuration
417 * 4 Number of refresh cycles per period
418 * 64 Refresh cycle in ms per number of rows
wdenk56f94be2002-11-05 16:35:14 +0000419 * --------------------------------------------
420 * Divider = 4096 * 32 * 1000 / (4 * 64) = 512000
421 *
422 * 50 MHz => 50.000.000 / Divider = 98
423 * 66 Mhz => 66.000.000 / Divider = 129
424 * 80 Mhz => 80.000.000 / Divider = 156
425 */
426#if defined(CONFIG_80MHz)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200427#define CONFIG_SYS_MAMR_PTA 156
wdenk56f94be2002-11-05 16:35:14 +0000428#elif defined(CONFIG_66MHz)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200429#define CONFIG_SYS_MAMR_PTA 129
wdenk56f94be2002-11-05 16:35:14 +0000430#else /* 50 MHz */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200431#define CONFIG_SYS_MAMR_PTA 98
wdenk56f94be2002-11-05 16:35:14 +0000432#endif /*CONFIG_??MHz */
433
434/*
435 * For 16 MBit, refresh rates could be 31.3 us
436 * (= 64 ms / 2K = 125 / quad bursts).
437 * For a simpler initialization, 15.6 us is used instead.
438 *
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200439 * #define CONFIG_SYS_MPTPR_2BK_2K MPTPR_PTP_DIV32 for 2 banks
440 * #define CONFIG_SYS_MPTPR_1BK_2K MPTPR_PTP_DIV64 for 1 bank
wdenk56f94be2002-11-05 16:35:14 +0000441 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200442#define CONFIG_SYS_MPTPR 0x400
wdenk56f94be2002-11-05 16:35:14 +0000443
444/*
445 * MAMR settings for SDRAM
446 */
Heiko Schocher4c934d02010-07-19 23:46:48 +0200447
448/* 8 column SDRAM */
449#define CONFIG_SYS_MAMR_8COL 0x68802114
450/* 9 column SDRAM */
451#define CONFIG_SYS_MAMR_9COL 0x68904114
wdenk56f94be2002-11-05 16:35:14 +0000452
453/*
Heiko Schocher4c934d02010-07-19 23:46:48 +0200454 * Chip Selects
455 */
456#define CONFIG_SYS_OR0
457#define CONFIG_SYS_BR0
458
459#define CONFIG_SYS_OR1_8COL 0xFF000A00
460#define CONFIG_SYS_BR1_8COL 0x00000081
461#define CONFIG_SYS_OR2_8COL 0xFE000A00
462#define CONFIG_SYS_BR2_8COL 0x01000081
463#define CONFIG_SYS_OR3_8COL 0xFC000A00
464#define CONFIG_SYS_BR3_8COL 0x02000081
465
466#define CONFIG_SYS_OR1_9COL 0xFE000A00
467#define CONFIG_SYS_BR1_9COL 0x00000081
468#define CONFIG_SYS_OR2_9COL 0xFE000A00
469#define CONFIG_SYS_BR2_9COL 0x02000081
470#define CONFIG_SYS_OR3_9COL 0xFE000A00
471#define CONFIG_SYS_BR3_9COL 0x04000081
472
473#define CONFIG_SYS_OR4 0xFFFF8926
474#define CONFIG_SYS_BR4 0x90000401
475
476#define CONFIG_SYS_OR5 0xFFC007F0 /* EPSON: 4 MB 17 WS or externel TA */
477#define CONFIG_SYS_BR5 0x80080801 /* Start at 0x80080000 */
478
479#define LATCH_ADDR 0x90000200
480
wdenk56f94be2002-11-05 16:35:14 +0000481#define CONFIG_AUTOBOOT_KEYED /* use key strings to stop autoboot */
Heiko Schocher4c934d02010-07-19 23:46:48 +0200482#define CONFIG_AUTOBOOT_STOP_STR "."
483#define CONFIG_SILENT_CONSOLE 1
Wolfgang Denke9e8bab2010-09-10 00:16:19 +0200484#define CONFIG_SYS_DEVICE_NULLDEV 1 /* enble null device */
Heiko Schocher4c934d02010-07-19 23:46:48 +0200485#define CONFIG_VERSION_VARIABLE 1
wdenk56f94be2002-11-05 16:35:14 +0000486
Heiko Schocher4367b8d2010-07-19 23:47:08 +0200487/* pass open firmware flat tree */
488#define CONFIG_OF_LIBFDT 1
489#define CONFIG_OF_BOARD_SETUP 1
490
wdenk56f94be2002-11-05 16:35:14 +0000491#endif /* __CONFIG_H */