blob: d6aa8e10379ab3e674d4d2d6daa994c7dab9553a [file] [log] [blame]
wdenk56f94be2002-11-05 16:35:14 +00001/*
wdenk65faef92004-03-25 19:29:38 +00002 * (C) Copyright 2000-2004
wdenk56f94be2002-11-05 16:35:14 +00003 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 * Klaus Heydeck, Kieback & Peter GmbH & Co KG, heydeck@kieback-peter.de
5 *
6 * See file CREDITS for list of people who contributed to this
7 * project.
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
wdenk65faef92004-03-25 19:29:38 +000016 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
wdenk56f94be2002-11-05 16:35:14 +000017 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22 * MA 02111-1307 USA
23 */
24
25/*
26 * board/config.h - configuration options, board specific
27 * Derived from ../tqm8xx/tqm8xx.c
28 */
29
30#ifndef __CONFIG_H
31#define __CONFIG_H
32
33/*
34 * High Level Configuration Options
35 * (easy to change)
36 */
37
38#define CONFIG_MPC855 1 /* This is a MPC855 CPU */
39#define CONFIG_KUP4K 1 /* ...on a KUP4K module */
40
wdenk65faef92004-03-25 19:29:38 +000041#define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
wdenk56f94be2002-11-05 16:35:14 +000042#undef CONFIG_8xx_CONS_SMC2
43#undef CONFIG_8xx_CONS_NONE
wdenk4e112c12003-06-03 23:54:09 +000044#define CONFIG_BAUDRATE 115200 /* console baudrate */
wdenk56f94be2002-11-05 16:35:14 +000045#if 0
46#define CONFIG_BOOTDELAY -1 /* autoboot disabled */
47#else
wdenk4e112c12003-06-03 23:54:09 +000048#define CONFIG_BOOTDELAY 1 /* autoboot after 1 second */
wdenk56f94be2002-11-05 16:35:14 +000049#endif
50
wdenk65faef92004-03-25 19:29:38 +000051#define CONFIG_CLOCKS_IN_MHZ 1 /* clocks passsed to Linux in MHz */
wdenk56f94be2002-11-05 16:35:14 +000052
53#define CONFIG_BOARD_TYPES 1 /* support board types */
54
wdenk56f94be2002-11-05 16:35:14 +000055
56#undef CONFIG_BOOTARGS
57
wdenk4e112c12003-06-03 23:54:09 +000058
wdenk65faef92004-03-25 19:29:38 +000059#define CONFIG_EXTRA_ENV_SETTINGS \
60"slot_a_boot=setenv bootargs root=/dev/hda2 ip=off;" \
61 "run addhw; diskboot 200000 0:1; bootm 200000\0" \
62"slot_b_boot=setenv bootargs root=/dev/hda2 ip=off;" \
63 "run addhw; diskboot 200000 2:1; bootm 200000\0" \
64"nfs_boot=dhcp; run nfsargs addip addhw; bootm 200000\0" \
65"panic_boot=echo No Bootdevice !!! reset\0" \
66"nfsargs=setenv bootargs root=/dev/nfs rw nfsroot=$(serverip):$(rootpath)\0" \
67"ramargs=setenv bootargs root=/dev/ram rw\0" \
68"addip=setenv bootargs $(bootargs) ip=$(ipaddr):$(serverip):$(gatewayip)" \
69 ":$(netmask):$(hostname):$(netdev):off\0" \
70"addhw=setenv bootargs $(bootargs) hw=$(hw) key1=$(key1) panic=1\0" \
71"netdev=eth0\0" \
72"contrast=55\0" \
73"silent=1\0" \
74"load=tftp 200000 bootloader-4k.bitmap;tftp 100000 bootloader-4k.bin\0" \
75"update=protect off 1:0-5;era 1:0-5;cp.b 100000 40000000 $(filesize);" \
76 "cp.b 200000 40040000 14000\0"
wdenk56f94be2002-11-05 16:35:14 +000077
wdenk4e112c12003-06-03 23:54:09 +000078#define CONFIG_BOOTCOMMAND \
79 "run slot_a_boot;run slot_b_boot;run nfs_boot;run panic_boot"
wdenk56f94be2002-11-05 16:35:14 +000080
wdenk56f94be2002-11-05 16:35:14 +000081
wdenk65faef92004-03-25 19:29:38 +000082#define CONFIG_MISC_INIT_R 1
83#define CONFIG_MISC_INIT_F 1
wdenk56f94be2002-11-05 16:35:14 +000084
85#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
86#undef CFG_LOADS_BAUD_CHANGE /* don't allow baudrate change */
87
88#undef CONFIG_WATCHDOG /* watchdog disabled */
89
wdenk65faef92004-03-25 19:29:38 +000090#define CONFIG_STATUS_LED 1 /* Status LED enabled */
wdenk56f94be2002-11-05 16:35:14 +000091
92#undef CONFIG_CAN_DRIVER /* CAN Driver support disabled */
93
94#define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT | CONFIG_BOOTP_BOOTFILESIZE)
95
96#define CONFIG_MAC_PARTITION
97#define CONFIG_DOS_PARTITION
98
wdenk65faef92004-03-25 19:29:38 +000099#define CONFIG_RTC_MPC8xx /* use internal RTC of MPC8xx */
wdenk56f94be2002-11-05 16:35:14 +0000100
wdenk65faef92004-03-25 19:29:38 +0000101#define CONFIG_HARD_I2C
102#define CFG_I2C_SPEED 40000
103#define CFG_I2C_SLAVE 0x7F
104
105#define CONFIG_ETHADDR 00:0B:64:00:00:00 /* our OUI from IEEE */
106#define CONFIG_KUP4K_LOGO 0x40040000 /* Address of logo bitmap */
wdenk56f94be2002-11-05 16:35:14 +0000107
108/* Define to allow the user to overwrite serial and ethaddr */
109#define CONFIG_ENV_OVERWRITE
110
111#define CONFIG_COMMANDS ( CONFIG_CMD_DFL | \
112 CFG_CMD_DHCP | \
113 CFG_CMD_IDE | \
wdenk65faef92004-03-25 19:29:38 +0000114 CFG_CMD_I2C | \
wdenk56f94be2002-11-05 16:35:14 +0000115 CFG_CMD_DATE )
116
117/* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
118#include <cmd_confdefs.h>
119
120/*
121 * Miscellaneous configurable options
122 */
wdenk65faef92004-03-25 19:29:38 +0000123#define CFG_LONGHELP /* undef to save memory */
124#define CFG_PROMPT "=> " /* Monitor Command Prompt */
wdenk56f94be2002-11-05 16:35:14 +0000125#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
wdenk65faef92004-03-25 19:29:38 +0000126#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
wdenk56f94be2002-11-05 16:35:14 +0000127#else
wdenk65faef92004-03-25 19:29:38 +0000128#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
wdenk56f94be2002-11-05 16:35:14 +0000129#endif
wdenk65faef92004-03-25 19:29:38 +0000130#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
131#define CFG_MAXARGS 16 /* max number of command args */
wdenk56f94be2002-11-05 16:35:14 +0000132#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
133
wdenk65faef92004-03-25 19:29:38 +0000134#define CFG_MEMTEST_START 0x000400000 /* memtest works on */
135#define CFG_MEMTEST_END 0x002C00000 /* 4 ... 44 MB in DRAM */
wdenk56f94be2002-11-05 16:35:14 +0000136
wdenk65faef92004-03-25 19:29:38 +0000137#define CFG_LOAD_ADDR 0x200000 /* default load address */
wdenk56f94be2002-11-05 16:35:14 +0000138
wdenk65faef92004-03-25 19:29:38 +0000139#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
wdenk56f94be2002-11-05 16:35:14 +0000140
wdenk65faef92004-03-25 19:29:38 +0000141#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 115200 }
wdenk56f94be2002-11-05 16:35:14 +0000142
wdenk4e112c12003-06-03 23:54:09 +0000143#define CFG_CONSOLE_INFO_QUIET 1
144
wdenk56f94be2002-11-05 16:35:14 +0000145/*
146 * Low Level Configuration Settings
147 * (address mappings, register initial values, etc.)
148 * You should know what you are doing if you make changes here.
149 */
150/*-----------------------------------------------------------------------
151 * Internal Memory Mapped Register
152 */
153#define CFG_IMMR 0xFFF00000
154
155/*-----------------------------------------------------------------------
156 * Definitions for initial stack pointer and data area (in DPRAM)
157 */
158#define CFG_INIT_RAM_ADDR CFG_IMMR
wdenk65faef92004-03-25 19:29:38 +0000159#define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
160#define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
wdenk56f94be2002-11-05 16:35:14 +0000161#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
wdenk65faef92004-03-25 19:29:38 +0000162#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
wdenk56f94be2002-11-05 16:35:14 +0000163
164/*-----------------------------------------------------------------------
165 * Start addresses for the final memory configuration
166 * (Set up by the startup code)
167 * Please note that CFG_SDRAM_BASE _must_ start at 0
168 */
wdenk65faef92004-03-25 19:29:38 +0000169#define CFG_SDRAM_BASE 0x00000000
wdenk56f94be2002-11-05 16:35:14 +0000170#define CFG_FLASH_BASE 0x40000000
wdenk65faef92004-03-25 19:29:38 +0000171#define CFG_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
wdenk56f94be2002-11-05 16:35:14 +0000172#define CFG_MONITOR_BASE CFG_FLASH_BASE
wdenk65faef92004-03-25 19:29:38 +0000173#define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
wdenk56f94be2002-11-05 16:35:14 +0000174
175/*
176 * For booting Linux, the board info and command line data
177 * have to be in the first 8 MB of memory, since this is
178 * the maximum mapped by the Linux kernel during initialization.
179 */
wdenk65faef92004-03-25 19:29:38 +0000180#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenk56f94be2002-11-05 16:35:14 +0000181
182/*-----------------------------------------------------------------------
183 * FLASH organization
184 */
185#define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
wdenk65faef92004-03-25 19:29:38 +0000186#define CFG_MAX_FLASH_SECT 19 /* max number of sectors on one chip */
wdenk56f94be2002-11-05 16:35:14 +0000187
188#define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
189#define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
190
wdenk65faef92004-03-25 19:29:38 +0000191#define CFG_ENV_IS_IN_FLASH 1
192#define CFG_ENV_OFFSET 0x30000 /* Offset of Environment Sector */
193#define CFG_ENV_SIZE 0x1000 /* Total Size of Environment Sector */
194#define CFG_ENV_SECT_SIZE 0x10000
wdenk56f94be2002-11-05 16:35:14 +0000195
196/* Address and size of Redundant Environment Sector */
197#if 0
198#define CFG_ENV_OFFSET_REDUND (CFG_ENV_OFFSET+CFG_ENV_SIZE)
199#define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
200#endif
201/*-----------------------------------------------------------------------
202 * Hardware Information Block
203 */
204#if 0
205#define CFG_HWINFO_OFFSET 0x0003FFC0 /* offset of HW Info block */
wdenk65faef92004-03-25 19:29:38 +0000206#define CFG_HWINFO_SIZE 0x00000040 /* size of HW Info block */
wdenk56f94be2002-11-05 16:35:14 +0000207#define CFG_HWINFO_MAGIC 0x54514D38 /* 'TQM8' */
208#endif
209/*-----------------------------------------------------------------------
210 * Cache Configuration
211 */
212#define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
213#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
214#define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
215#endif
216
217/*-----------------------------------------------------------------------
218 * SYPCR - System Protection Control 11-9
219 * SYPCR can only be written once after reset!
220 *-----------------------------------------------------------------------
221 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
222 */
223#if defined(CONFIG_WATCHDOG)
224#define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
225 SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
226#else
227#define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
228#endif
229
230/*-----------------------------------------------------------------------
231 * SIUMCR - SIU Module Configuration 11-6
232 *-----------------------------------------------------------------------
233 * PCMCIA config., multi-function pin tri-state
234 */
235#define CFG_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC00)
236
237/*-----------------------------------------------------------------------
238 * TBSCR - Time Base Status and Control 11-26
239 *-----------------------------------------------------------------------
240 * Clear Reference Interrupt Status, Timebase freezing enabled
241 */
242#define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
243
244/*-----------------------------------------------------------------------
245 * RTCSC - Real-Time Clock Status and Control Register 11-27
246 *-----------------------------------------------------------------------
247 */
248#define CFG_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
249
250/*-----------------------------------------------------------------------
251 * PISCR - Periodic Interrupt Status and Control 11-31
252 *-----------------------------------------------------------------------
253 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
254 */
255#define CFG_PISCR (PISCR_PS | PISCR_PITF)
256
257/*-----------------------------------------------------------------------
258 * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
259 *-----------------------------------------------------------------------
260 * Reset PLL lock status sticky bit, timer expired status bit and timer
261 * interrupt status bit
262 *
263 * If this is a 80 MHz CPU, set PLL multiplication factor to 5 (5*16=80)!
264 */
wdenk4e112c12003-06-03 23:54:09 +0000265#define CFG_PLPRCR ( (5-1)<<PLPRCR_MF_SHIFT | PLPRCR_TEXPS | PLPRCR_TMIST )
wdenk56f94be2002-11-05 16:35:14 +0000266
267/*-----------------------------------------------------------------------
268 * SCCR - System Clock and reset Control Register 15-27
269 *-----------------------------------------------------------------------
270 * Set clock output, timebase and RTC source and divider,
271 * power management and some other internal clocks
272 */
273#define SCCR_MASK SCCR_EBDF00
wdenk4e112c12003-06-03 23:54:09 +0000274#define CFG_SCCR (SCCR_TBS | SCCR_EBDF01 | \
wdenk56f94be2002-11-05 16:35:14 +0000275 SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
276 SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
277 SCCR_DFALCD00)
278
279/*-----------------------------------------------------------------------
280 * PCMCIA stuff
281 *-----------------------------------------------------------------------
282 *
283 */
284
wdenk2029f4d2002-11-21 23:11:29 +0000285/* KUP4K use both slots, SLOT_A as "primary". */
wdenk65faef92004-03-25 19:29:38 +0000286#define CONFIG_PCMCIA_SLOT_A 1
wdenk56f94be2002-11-05 16:35:14 +0000287
288#define CFG_PCMCIA_MEM_ADDR (0xE0000000)
289#define CFG_PCMCIA_MEM_SIZE ( 64 << 20 )
290#define CFG_PCMCIA_DMA_ADDR (0xE4000000)
291#define CFG_PCMCIA_DMA_SIZE ( 64 << 20 )
292#define CFG_PCMCIA_ATTRB_ADDR (0xE8000000)
293#define CFG_PCMCIA_ATTRB_SIZE ( 64 << 20 )
294#define CFG_PCMCIA_IO_ADDR (0xEC000000)
295#define CFG_PCMCIA_IO_SIZE ( 64 << 20 )
296
wdenk2029f4d2002-11-21 23:11:29 +0000297#define PCMCIA_SOCKETS_NO 2
298#define PCMCIA_MEM_WIN_NO 8
wdenk56f94be2002-11-05 16:35:14 +0000299/*-----------------------------------------------------------------------
300 * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
301 *-----------------------------------------------------------------------
302 */
303
wdenk65faef92004-03-25 19:29:38 +0000304#define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
wdenk56f94be2002-11-05 16:35:14 +0000305
wdenk65faef92004-03-25 19:29:38 +0000306#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
307#define CONFIG_IDE_LED 1 /* LED for ide supported */
wdenk56f94be2002-11-05 16:35:14 +0000308#undef CONFIG_IDE_RESET /* reset for ide not supported */
309
wdenk2029f4d2002-11-21 23:11:29 +0000310#define CFG_IDE_MAXBUS 2
311#define CFG_IDE_MAXDEVICE 4
wdenk56f94be2002-11-05 16:35:14 +0000312
313#define CFG_ATA_IDE0_OFFSET 0x0000
314
wdenk2029f4d2002-11-21 23:11:29 +0000315#define CFG_ATA_IDE1_OFFSET (4 * CFG_PCMCIA_MEM_SIZE)
316
wdenk56f94be2002-11-05 16:35:14 +0000317#define CFG_ATA_BASE_ADDR CFG_PCMCIA_MEM_ADDR
318
319/* Offset for data I/O */
320#define CFG_ATA_DATA_OFFSET (CFG_PCMCIA_MEM_SIZE + 0x320)
321
322/* Offset for normal register accesses */
323#define CFG_ATA_REG_OFFSET (2 * CFG_PCMCIA_MEM_SIZE + 0x320)
324
325/* Offset for alternate registers */
326#define CFG_ATA_ALT_OFFSET 0x0100
327
328
329/*-----------------------------------------------------------------------
330 *
331 *-----------------------------------------------------------------------
332 *
333 */
wdenk65faef92004-03-25 19:29:38 +0000334#define CFG_DER 0
wdenk56f94be2002-11-05 16:35:14 +0000335
336/*
337 * Init Memory Controller:
338 *
339 * BR0/1 and OR0/1 (FLASH)
340 */
341#define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
342
343/* used to re-map FLASH both when starting from SRAM or FLASH:
344 * restrict access enough to keep SRAM working (if any)
345 * but not too much to meddle with FLASH accesses
346 */
347#define CFG_REMAP_OR_AM 0x80000000 /* OR addr mask */
348#define CFG_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
349
350/*
351 * FLASH timing:
352 */
353#define CFG_OR_TIMING_FLASH (OR_ACS_DIV1 | OR_TRLX | OR_CSNT_SAM | \
354 OR_SCY_2_CLK | OR_EHTR | OR_BI)
355
356#define CFG_OR0_REMAP (CFG_REMAP_OR_AM | CFG_OR_TIMING_FLASH)
357#define CFG_OR0_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_FLASH)
358#define CFG_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_PS_16 | BR_V )
359
360
wdenk56f94be2002-11-05 16:35:14 +0000361/* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
362#define CFG_OR_TIMING_SDRAM 0x00000A00
363
wdenk56f94be2002-11-05 16:35:14 +0000364
365/*
366 * Memory Periodic Timer Prescaler
367 *
368 * The Divider for PTA (refresh timer) configuration is based on an
369 * example SDRAM configuration (64 MBit, one bank). The adjustment to
370 * the number of chip selects (NCS) and the actually needed refresh
371 * rate is done by setting MPTPR.
372 *
373 * PTA is calculated from
374 * PTA = (gclk * Trefresh) / ((2 ^ (2 * DFBRG)) * PTP * NCS)
375 *
376 * gclk CPU clock (not bus clock!)
377 * Trefresh Refresh cycle * 4 (four word bursts used)
378 *
wdenk65faef92004-03-25 19:29:38 +0000379 * 4096 Rows from SDRAM example configuration
380 * 1000 factor s -> ms
381 * 32 PTP (pre-divider from MPTPR) from SDRAM example configuration
382 * 4 Number of refresh cycles per period
383 * 64 Refresh cycle in ms per number of rows
wdenk56f94be2002-11-05 16:35:14 +0000384 * --------------------------------------------
385 * Divider = 4096 * 32 * 1000 / (4 * 64) = 512000
386 *
387 * 50 MHz => 50.000.000 / Divider = 98
388 * 66 Mhz => 66.000.000 / Divider = 129
389 * 80 Mhz => 80.000.000 / Divider = 156
390 */
391#if defined(CONFIG_80MHz)
392#define CFG_MAMR_PTA 156
393#elif defined(CONFIG_66MHz)
394#define CFG_MAMR_PTA 129
395#else /* 50 MHz */
396#define CFG_MAMR_PTA 98
397#endif /*CONFIG_??MHz */
398
399/*
400 * For 16 MBit, refresh rates could be 31.3 us
401 * (= 64 ms / 2K = 125 / quad bursts).
402 * For a simpler initialization, 15.6 us is used instead.
403 *
404 * #define CFG_MPTPR_2BK_2K MPTPR_PTP_DIV32 for 2 banks
405 * #define CFG_MPTPR_1BK_2K MPTPR_PTP_DIV64 for 1 bank
406 */
407#define CFG_MPTPR 0x400
408
409/*
410 * MAMR settings for SDRAM
411 */
412#define CFG_MAMR 0x80802114
413
414/*
415 * Internal Definitions
416 *
417 * Boot Flags
418 */
wdenk65faef92004-03-25 19:29:38 +0000419#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
wdenk56f94be2002-11-05 16:35:14 +0000420#define BOOTFLAG_WARM 0x02 /* Software reboot */
421
422
423#define CONFIG_AUTOBOOT_KEYED /* use key strings to stop autoboot */
424#if 0
425#define CONFIG_AUTOBOOT_PROMPT "Boote in %d Sekunden - stop mit \"2\"\n"
426#endif
wdenk4e112c12003-06-03 23:54:09 +0000427#define CONFIG_AUTOBOOT_STOP_STR "." /* easy to stop for now */
wdenk65faef92004-03-25 19:29:38 +0000428#define CONFIG_SILENT_CONSOLE 1
wdenk56f94be2002-11-05 16:35:14 +0000429
430#endif /* __CONFIG_H */