Alex Marginean | 7a910c1 | 2019-07-03 12:11:40 +0300 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
| 2 | /* |
| 3 | * ENETC ethernet controller driver |
Vladimir Oltean | 10c6fe4 | 2021-06-29 20:53:15 +0300 | [diff] [blame] | 4 | * Copyright 2017-2021 NXP |
Alex Marginean | 7a910c1 | 2019-07-03 12:11:40 +0300 | [diff] [blame] | 5 | */ |
| 6 | |
| 7 | #include <common.h> |
| 8 | #include <dm.h> |
| 9 | #include <errno.h> |
Simon Glass | 2dc9c34 | 2020-05-10 11:40:01 -0600 | [diff] [blame] | 10 | #include <fdt_support.h> |
Simon Glass | 9bc1564 | 2020-02-03 07:36:16 -0700 | [diff] [blame] | 11 | #include <malloc.h> |
Alex Marginean | 7a910c1 | 2019-07-03 12:11:40 +0300 | [diff] [blame] | 12 | #include <memalign.h> |
Simon Glass | 274e0b0 | 2020-05-10 11:39:56 -0600 | [diff] [blame] | 13 | #include <net.h> |
| 14 | #include <asm/cache.h> |
Alex Marginean | 7a910c1 | 2019-07-03 12:11:40 +0300 | [diff] [blame] | 15 | #include <asm/io.h> |
| 16 | #include <pci.h> |
Alex Marginean | 0215539 | 2019-07-03 12:11:41 +0300 | [diff] [blame] | 17 | #include <miiphy.h> |
Simon Glass | c06c1be | 2020-05-10 11:40:08 -0600 | [diff] [blame] | 18 | #include <linux/bug.h> |
Simon Glass | dbd7954 | 2020-05-10 11:40:11 -0600 | [diff] [blame] | 19 | #include <linux/delay.h> |
Alex Marginean | 7a910c1 | 2019-07-03 12:11:40 +0300 | [diff] [blame] | 20 | |
| 21 | #include "fsl_enetc.h" |
| 22 | |
Alex Marginean | 805b859 | 2019-12-10 16:55:39 +0200 | [diff] [blame] | 23 | #define ENETC_DRIVER_NAME "enetc_eth" |
| 24 | |
| 25 | /* |
| 26 | * sets the MAC address in IERB registers, this setting is persistent and |
| 27 | * carried over to Linux. |
| 28 | */ |
| 29 | static void enetc_set_ierb_primary_mac(struct udevice *dev, int devfn, |
| 30 | const u8 *enetaddr) |
| 31 | { |
| 32 | #ifdef CONFIG_ARCH_LS1028A |
| 33 | /* |
| 34 | * LS1028A is the only part with IERB at this time and there are plans to change |
| 35 | * its structure, keep this LS1028A specific for now |
| 36 | */ |
| 37 | #define IERB_BASE 0x1f0800000ULL |
| 38 | #define IERB_PFMAC(pf, vf, n) (IERB_BASE + 0x8000 + (pf) * 0x100 + (vf) * 8 \ |
| 39 | + (n) * 4) |
| 40 | |
| 41 | static int ierb_fn_to_pf[] = {0, 1, 2, -1, -1, -1, 3}; |
| 42 | |
| 43 | u16 lower = *(const u16 *)(enetaddr + 4); |
| 44 | u32 upper = *(const u32 *)enetaddr; |
| 45 | |
| 46 | if (ierb_fn_to_pf[devfn] < 0) |
| 47 | return; |
| 48 | |
| 49 | out_le32(IERB_PFMAC(ierb_fn_to_pf[devfn], 0, 0), upper); |
| 50 | out_le32(IERB_PFMAC(ierb_fn_to_pf[devfn], 0, 1), (u32)lower); |
| 51 | #endif |
| 52 | } |
| 53 | |
| 54 | /* sets up primary MAC addresses in DT/IERB */ |
| 55 | void fdt_fixup_enetc_mac(void *blob) |
| 56 | { |
Simon Glass | b75b15b | 2020-12-03 16:55:23 -0700 | [diff] [blame] | 57 | struct pci_child_plat *ppdata; |
Alex Marginean | 805b859 | 2019-12-10 16:55:39 +0200 | [diff] [blame] | 58 | struct eth_pdata *pdata; |
| 59 | struct udevice *dev; |
| 60 | struct uclass *uc; |
| 61 | char path[256]; |
| 62 | int offset; |
| 63 | int devfn; |
| 64 | |
| 65 | uclass_get(UCLASS_ETH, &uc); |
| 66 | uclass_foreach_dev(dev, uc) { |
| 67 | if (!dev->driver || !dev->driver->name || |
| 68 | strcmp(dev->driver->name, ENETC_DRIVER_NAME)) |
| 69 | continue; |
| 70 | |
Simon Glass | fa20e93 | 2020-12-03 16:55:20 -0700 | [diff] [blame] | 71 | pdata = dev_get_plat(dev); |
Simon Glass | 71fa5b4 | 2020-12-03 16:55:18 -0700 | [diff] [blame] | 72 | ppdata = dev_get_parent_plat(dev); |
Alex Marginean | 805b859 | 2019-12-10 16:55:39 +0200 | [diff] [blame] | 73 | devfn = PCI_FUNC(ppdata->devfn); |
| 74 | |
| 75 | enetc_set_ierb_primary_mac(dev, devfn, pdata->enetaddr); |
| 76 | |
| 77 | snprintf(path, 256, "/soc/pcie@1f0000000/ethernet@%x,%x", |
| 78 | PCI_DEV(ppdata->devfn), PCI_FUNC(ppdata->devfn)); |
| 79 | offset = fdt_path_offset(blob, path); |
| 80 | if (offset < 0) |
| 81 | continue; |
| 82 | fdt_setprop(blob, offset, "mac-address", pdata->enetaddr, 6); |
| 83 | } |
| 84 | } |
| 85 | |
Alex Marginean | 7a910c1 | 2019-07-03 12:11:40 +0300 | [diff] [blame] | 86 | /* |
| 87 | * Bind the device: |
| 88 | * - set a more explicit name on the interface |
| 89 | */ |
| 90 | static int enetc_bind(struct udevice *dev) |
| 91 | { |
| 92 | char name[16]; |
| 93 | static int eth_num_devices; |
| 94 | |
| 95 | /* |
| 96 | * prefer using PCI function numbers to number interfaces, but these |
| 97 | * are only available if dts nodes are present. For PCI they are |
| 98 | * optional, handle that case too. Just in case some nodes are present |
| 99 | * and some are not, use different naming scheme - enetc-N based on |
| 100 | * PCI function # and enetc#N based on interface count |
| 101 | */ |
Simon Glass | a7ece58 | 2020-12-19 10:40:14 -0700 | [diff] [blame] | 102 | if (ofnode_valid(dev_ofnode(dev))) |
Alex Marginean | 7a910c1 | 2019-07-03 12:11:40 +0300 | [diff] [blame] | 103 | sprintf(name, "enetc-%u", PCI_FUNC(pci_get_devfn(dev))); |
| 104 | else |
| 105 | sprintf(name, "enetc#%u", eth_num_devices++); |
| 106 | device_set_name(dev, name); |
| 107 | |
| 108 | return 0; |
| 109 | } |
| 110 | |
Alex Marginean | 38882ae | 2019-07-03 12:11:42 +0300 | [diff] [blame] | 111 | /* MDIO wrappers, we're using these to drive internal MDIO to get to serdes */ |
| 112 | static int enetc_mdio_read(struct mii_dev *bus, int addr, int devad, int reg) |
| 113 | { |
| 114 | struct enetc_mdio_priv priv; |
| 115 | |
| 116 | priv.regs_base = bus->priv; |
| 117 | return enetc_mdio_read_priv(&priv, addr, devad, reg); |
| 118 | } |
| 119 | |
| 120 | static int enetc_mdio_write(struct mii_dev *bus, int addr, int devad, int reg, |
| 121 | u16 val) |
| 122 | { |
| 123 | struct enetc_mdio_priv priv; |
| 124 | |
| 125 | priv.regs_base = bus->priv; |
| 126 | return enetc_mdio_write_priv(&priv, addr, devad, reg, val); |
| 127 | } |
| 128 | |
| 129 | /* only interfaces that can pin out through serdes have internal MDIO */ |
| 130 | static bool enetc_has_imdio(struct udevice *dev) |
| 131 | { |
| 132 | struct enetc_priv *priv = dev_get_priv(dev); |
| 133 | |
| 134 | return !!(priv->imdio.priv); |
| 135 | } |
| 136 | |
| 137 | /* set up serdes for SGMII */ |
| 138 | static int enetc_init_sgmii(struct udevice *dev) |
| 139 | { |
| 140 | struct enetc_priv *priv = dev_get_priv(dev); |
Alex Marginean | 41a7ac5 | 2019-07-15 11:48:47 +0300 | [diff] [blame] | 141 | bool is2500 = false; |
| 142 | u16 reg; |
Alex Marginean | 38882ae | 2019-07-03 12:11:42 +0300 | [diff] [blame] | 143 | |
| 144 | if (!enetc_has_imdio(dev)) |
| 145 | return 0; |
| 146 | |
Vladimir Oltean | 6caef97 | 2021-09-18 15:32:35 +0300 | [diff] [blame] | 147 | if (priv->if_type == PHY_INTERFACE_MODE_2500BASEX) |
Alex Marginean | 41a7ac5 | 2019-07-15 11:48:47 +0300 | [diff] [blame] | 148 | is2500 = true; |
| 149 | |
| 150 | /* |
| 151 | * Set to SGMII mode, for 1Gbps enable AN, for 2.5Gbps set fixed speed. |
| 152 | * Although fixed speed is 1Gbps, we could be running at 2.5Gbps based |
| 153 | * on PLL configuration. Setting 1G for 2.5G here is counter intuitive |
| 154 | * but intentional. |
| 155 | */ |
| 156 | reg = ENETC_PCS_IF_MODE_SGMII; |
| 157 | reg |= is2500 ? ENETC_PCS_IF_MODE_SPEED_1G : ENETC_PCS_IF_MODE_SGMII_AN; |
Alex Marginean | 38882ae | 2019-07-03 12:11:42 +0300 | [diff] [blame] | 158 | enetc_mdio_write(&priv->imdio, ENETC_PCS_PHY_ADDR, MDIO_DEVAD_NONE, |
Alex Marginean | 41a7ac5 | 2019-07-15 11:48:47 +0300 | [diff] [blame] | 159 | ENETC_PCS_IF_MODE, reg); |
Alex Marginean | 38882ae | 2019-07-03 12:11:42 +0300 | [diff] [blame] | 160 | |
| 161 | /* Dev ability - SGMII */ |
| 162 | enetc_mdio_write(&priv->imdio, ENETC_PCS_PHY_ADDR, MDIO_DEVAD_NONE, |
| 163 | ENETC_PCS_DEV_ABILITY, ENETC_PCS_DEV_ABILITY_SGMII); |
| 164 | |
| 165 | /* Adjust link timer for SGMII */ |
| 166 | enetc_mdio_write(&priv->imdio, ENETC_PCS_PHY_ADDR, MDIO_DEVAD_NONE, |
| 167 | ENETC_PCS_LINK_TIMER1, ENETC_PCS_LINK_TIMER1_VAL); |
| 168 | enetc_mdio_write(&priv->imdio, ENETC_PCS_PHY_ADDR, MDIO_DEVAD_NONE, |
| 169 | ENETC_PCS_LINK_TIMER2, ENETC_PCS_LINK_TIMER2_VAL); |
| 170 | |
Alex Marginean | 41a7ac5 | 2019-07-15 11:48:47 +0300 | [diff] [blame] | 171 | reg = ENETC_PCS_CR_DEF_VAL; |
| 172 | reg |= is2500 ? ENETC_PCS_CR_RST : ENETC_PCS_CR_RESET_AN; |
Alex Marginean | 38882ae | 2019-07-03 12:11:42 +0300 | [diff] [blame] | 173 | /* restart PCS AN */ |
| 174 | enetc_mdio_write(&priv->imdio, ENETC_PCS_PHY_ADDR, MDIO_DEVAD_NONE, |
Alex Marginean | 41a7ac5 | 2019-07-15 11:48:47 +0300 | [diff] [blame] | 175 | ENETC_PCS_CR, reg); |
Alex Marginean | 38882ae | 2019-07-03 12:11:42 +0300 | [diff] [blame] | 176 | |
| 177 | return 0; |
| 178 | } |
| 179 | |
| 180 | /* set up MAC for RGMII */ |
Vladimir Oltean | 14ca0c3 | 2021-06-29 20:53:16 +0300 | [diff] [blame] | 181 | static void enetc_init_rgmii(struct udevice *dev, struct phy_device *phydev) |
Alex Marginean | 38882ae | 2019-07-03 12:11:42 +0300 | [diff] [blame] | 182 | { |
| 183 | struct enetc_priv *priv = dev_get_priv(dev); |
Vladimir Oltean | 14ca0c3 | 2021-06-29 20:53:16 +0300 | [diff] [blame] | 184 | u32 old_val, val; |
Alex Marginean | 38882ae | 2019-07-03 12:11:42 +0300 | [diff] [blame] | 185 | |
Vladimir Oltean | 14ca0c3 | 2021-06-29 20:53:16 +0300 | [diff] [blame] | 186 | old_val = val = enetc_read_port(priv, ENETC_PM_IF_MODE); |
Alex Marginean | 38882ae | 2019-07-03 12:11:42 +0300 | [diff] [blame] | 187 | |
Vladimir Oltean | 14ca0c3 | 2021-06-29 20:53:16 +0300 | [diff] [blame] | 188 | /* disable unreliable RGMII in-band signaling and force the MAC into |
| 189 | * the speed negotiated by the PHY. |
| 190 | */ |
| 191 | val &= ~ENETC_PM_IF_MODE_AN_ENA; |
| 192 | |
| 193 | if (phydev->speed == SPEED_1000) { |
| 194 | val &= ~ENETC_PM_IFM_SSP_MASK; |
| 195 | val |= ENETC_PM_IFM_SSP_1000; |
| 196 | } else if (phydev->speed == SPEED_100) { |
| 197 | val &= ~ENETC_PM_IFM_SSP_MASK; |
| 198 | val |= ENETC_PM_IFM_SSP_100; |
| 199 | } else if (phydev->speed == SPEED_10) { |
| 200 | val &= ~ENETC_PM_IFM_SSP_MASK; |
| 201 | val |= ENETC_PM_IFM_SSP_10; |
| 202 | } |
| 203 | |
| 204 | if (phydev->duplex == DUPLEX_FULL) |
| 205 | val |= ENETC_PM_IFM_FULL_DPX; |
| 206 | else |
| 207 | val &= ~ENETC_PM_IFM_FULL_DPX; |
| 208 | |
| 209 | if (val == old_val) |
| 210 | return; |
| 211 | |
| 212 | enetc_write_port(priv, ENETC_PM_IF_MODE, val); |
Alex Marginean | 38882ae | 2019-07-03 12:11:42 +0300 | [diff] [blame] | 213 | } |
| 214 | |
Alex Marginean | afad2d0 | 2020-01-10 23:32:20 +0200 | [diff] [blame] | 215 | /* set up MAC configuration for the given interface type */ |
Vladimir Oltean | 14ca0c3 | 2021-06-29 20:53:16 +0300 | [diff] [blame] | 216 | static void enetc_setup_mac_iface(struct udevice *dev, |
| 217 | struct phy_device *phydev) |
Alex Marginean | 38882ae | 2019-07-03 12:11:42 +0300 | [diff] [blame] | 218 | { |
| 219 | struct enetc_priv *priv = dev_get_priv(dev); |
| 220 | u32 if_mode; |
| 221 | |
Alex Marginean | afad2d0 | 2020-01-10 23:32:20 +0200 | [diff] [blame] | 222 | switch (priv->if_type) { |
| 223 | case PHY_INTERFACE_MODE_RGMII: |
| 224 | case PHY_INTERFACE_MODE_RGMII_ID: |
| 225 | case PHY_INTERFACE_MODE_RGMII_RXID: |
| 226 | case PHY_INTERFACE_MODE_RGMII_TXID: |
Vladimir Oltean | 14ca0c3 | 2021-06-29 20:53:16 +0300 | [diff] [blame] | 227 | enetc_init_rgmii(dev, phydev); |
Alex Marginean | afad2d0 | 2020-01-10 23:32:20 +0200 | [diff] [blame] | 228 | break; |
Alex Marginean | afad2d0 | 2020-01-10 23:32:20 +0200 | [diff] [blame] | 229 | case PHY_INTERFACE_MODE_USXGMII: |
Vladimir Oltean | 6a6e402 | 2021-09-18 15:32:34 +0300 | [diff] [blame] | 230 | case PHY_INTERFACE_MODE_10GBASER: |
Alex Marginean | afad2d0 | 2020-01-10 23:32:20 +0200 | [diff] [blame] | 231 | /* set ifmode to (US)XGMII */ |
| 232 | if_mode = enetc_read_port(priv, ENETC_PM_IF_MODE); |
| 233 | if_mode &= ~ENETC_PM_IF_IFMODE_MASK; |
| 234 | enetc_write_port(priv, ENETC_PM_IF_MODE, if_mode); |
| 235 | break; |
| 236 | }; |
| 237 | } |
| 238 | |
| 239 | /* set up serdes for SXGMII */ |
| 240 | static int enetc_init_sxgmii(struct udevice *dev) |
| 241 | { |
| 242 | struct enetc_priv *priv = dev_get_priv(dev); |
Alex Marginean | 38882ae | 2019-07-03 12:11:42 +0300 | [diff] [blame] | 243 | |
| 244 | if (!enetc_has_imdio(dev)) |
| 245 | return 0; |
| 246 | |
| 247 | /* Dev ability - SXGMII */ |
| 248 | enetc_mdio_write(&priv->imdio, ENETC_PCS_PHY_ADDR, ENETC_PCS_DEVAD_REPL, |
| 249 | ENETC_PCS_DEV_ABILITY, ENETC_PCS_DEV_ABILITY_SXGMII); |
| 250 | |
| 251 | /* Restart PCS AN */ |
| 252 | enetc_mdio_write(&priv->imdio, ENETC_PCS_PHY_ADDR, ENETC_PCS_DEVAD_REPL, |
| 253 | ENETC_PCS_CR, |
Alex Marginean | 41a7ac5 | 2019-07-15 11:48:47 +0300 | [diff] [blame] | 254 | ENETC_PCS_CR_RST | ENETC_PCS_CR_RESET_AN); |
Alex Marginean | 38882ae | 2019-07-03 12:11:42 +0300 | [diff] [blame] | 255 | |
| 256 | return 0; |
| 257 | } |
| 258 | |
| 259 | /* Apply protocol specific configuration to MAC, serdes as needed */ |
| 260 | static void enetc_start_pcs(struct udevice *dev) |
| 261 | { |
| 262 | struct enetc_priv *priv = dev_get_priv(dev); |
Alex Marginean | 38882ae | 2019-07-03 12:11:42 +0300 | [diff] [blame] | 263 | |
Alex Marginean | d4be768 | 2019-11-25 17:57:27 +0200 | [diff] [blame] | 264 | /* register internal MDIO for debug purposes */ |
Alex Marginean | 38882ae | 2019-07-03 12:11:42 +0300 | [diff] [blame] | 265 | if (enetc_read_port(priv, ENETC_PCAPR0) & ENETC_PCAPRO_MDIO) { |
Alex Marginean | 38882ae | 2019-07-03 12:11:42 +0300 | [diff] [blame] | 266 | priv->imdio.read = enetc_mdio_read; |
| 267 | priv->imdio.write = enetc_mdio_write; |
| 268 | priv->imdio.priv = priv->port_regs + ENETC_PM_IMDIO_BASE; |
Vladimir Oltean | dcd21cc | 2021-09-27 14:21:48 +0300 | [diff] [blame] | 269 | strlcpy(priv->imdio.name, dev->name, MDIO_NAME_LEN); |
Alex Marginean | d4be768 | 2019-11-25 17:57:27 +0200 | [diff] [blame] | 270 | if (!miiphy_get_dev_by_name(priv->imdio.name)) |
| 271 | mdio_register(&priv->imdio); |
Alex Marginean | 38882ae | 2019-07-03 12:11:42 +0300 | [diff] [blame] | 272 | } |
| 273 | |
Simon Glass | a7ece58 | 2020-12-19 10:40:14 -0700 | [diff] [blame] | 274 | if (!ofnode_valid(dev_ofnode(dev))) { |
Alex Marginean | 38882ae | 2019-07-03 12:11:42 +0300 | [diff] [blame] | 275 | enetc_dbg(dev, "no enetc ofnode found, skipping PCS set-up\n"); |
| 276 | return; |
| 277 | } |
| 278 | |
Marek Behún | bc19477 | 2022-04-07 00:33:01 +0200 | [diff] [blame] | 279 | priv->if_type = dev_read_phy_mode(dev); |
Marek Behún | 48631e4 | 2022-04-07 00:33:03 +0200 | [diff] [blame] | 280 | if (priv->if_type == PHY_INTERFACE_MODE_NA) { |
Alex Marginean | 38882ae | 2019-07-03 12:11:42 +0300 | [diff] [blame] | 281 | enetc_dbg(dev, |
| 282 | "phy-mode property not found, defaulting to SGMII\n"); |
Marek Behún | bc19477 | 2022-04-07 00:33:01 +0200 | [diff] [blame] | 283 | priv->if_type = PHY_INTERFACE_MODE_SGMII; |
| 284 | } |
Alex Marginean | 38882ae | 2019-07-03 12:11:42 +0300 | [diff] [blame] | 285 | |
| 286 | switch (priv->if_type) { |
| 287 | case PHY_INTERFACE_MODE_SGMII: |
Vladimir Oltean | 6caef97 | 2021-09-18 15:32:35 +0300 | [diff] [blame] | 288 | case PHY_INTERFACE_MODE_2500BASEX: |
Alex Marginean | 38882ae | 2019-07-03 12:11:42 +0300 | [diff] [blame] | 289 | enetc_init_sgmii(dev); |
| 290 | break; |
Alex Marginean | ed0460c | 2019-11-14 18:28:38 +0200 | [diff] [blame] | 291 | case PHY_INTERFACE_MODE_USXGMII: |
Vladimir Oltean | 6a6e402 | 2021-09-18 15:32:34 +0300 | [diff] [blame] | 292 | case PHY_INTERFACE_MODE_10GBASER: |
Alex Marginean | 38882ae | 2019-07-03 12:11:42 +0300 | [diff] [blame] | 293 | enetc_init_sxgmii(dev); |
| 294 | break; |
| 295 | }; |
| 296 | } |
| 297 | |
Alex Marginean | 0215539 | 2019-07-03 12:11:41 +0300 | [diff] [blame] | 298 | /* Configure the actual/external ethernet PHY, if one is found */ |
Vladimir Oltean | 10c6fe4 | 2021-06-29 20:53:15 +0300 | [diff] [blame] | 299 | static int enetc_config_phy(struct udevice *dev) |
Alex Marginean | 0215539 | 2019-07-03 12:11:41 +0300 | [diff] [blame] | 300 | { |
| 301 | struct enetc_priv *priv = dev_get_priv(dev); |
Alex Marginean | 0215539 | 2019-07-03 12:11:41 +0300 | [diff] [blame] | 302 | int supported; |
| 303 | |
Alex Marginean | 602e00f | 2019-11-25 17:15:13 +0200 | [diff] [blame] | 304 | priv->phy = dm_eth_phy_connect(dev); |
Alex Marginean | 602e00f | 2019-11-25 17:15:13 +0200 | [diff] [blame] | 305 | if (!priv->phy) |
Vladimir Oltean | 10c6fe4 | 2021-06-29 20:53:15 +0300 | [diff] [blame] | 306 | return -ENODEV; |
Alex Marginean | 0215539 | 2019-07-03 12:11:41 +0300 | [diff] [blame] | 307 | |
Alex Marginean | b93375c | 2019-11-14 18:58:45 +0200 | [diff] [blame] | 308 | supported = PHY_GBIT_FEATURES | SUPPORTED_2500baseX_Full; |
| 309 | priv->phy->supported &= supported; |
| 310 | priv->phy->advertising &= supported; |
Alex Marginean | 602e00f | 2019-11-25 17:15:13 +0200 | [diff] [blame] | 311 | |
Vladimir Oltean | 10c6fe4 | 2021-06-29 20:53:15 +0300 | [diff] [blame] | 312 | return phy_config(priv->phy); |
Alex Marginean | 0215539 | 2019-07-03 12:11:41 +0300 | [diff] [blame] | 313 | } |
| 314 | |
Alex Marginean | 7a910c1 | 2019-07-03 12:11:40 +0300 | [diff] [blame] | 315 | /* |
| 316 | * Probe ENETC driver: |
| 317 | * - initialize port and station interface BARs |
| 318 | */ |
| 319 | static int enetc_probe(struct udevice *dev) |
| 320 | { |
| 321 | struct enetc_priv *priv = dev_get_priv(dev); |
| 322 | |
Simon Glass | a7ece58 | 2020-12-19 10:40:14 -0700 | [diff] [blame] | 323 | if (ofnode_valid(dev_ofnode(dev)) && !ofnode_is_available(dev_ofnode(dev))) { |
Alex Marginean | 7a910c1 | 2019-07-03 12:11:40 +0300 | [diff] [blame] | 324 | enetc_dbg(dev, "interface disabled\n"); |
| 325 | return -ENODEV; |
| 326 | } |
| 327 | |
| 328 | priv->enetc_txbd = memalign(ENETC_BD_ALIGN, |
| 329 | sizeof(struct enetc_tx_bd) * ENETC_BD_CNT); |
| 330 | priv->enetc_rxbd = memalign(ENETC_BD_ALIGN, |
| 331 | sizeof(union enetc_rx_bd) * ENETC_BD_CNT); |
| 332 | |
| 333 | if (!priv->enetc_txbd || !priv->enetc_rxbd) { |
| 334 | /* free should be able to handle NULL, just free all pointers */ |
| 335 | free(priv->enetc_txbd); |
| 336 | free(priv->enetc_rxbd); |
| 337 | |
| 338 | return -ENOMEM; |
| 339 | } |
| 340 | |
| 341 | /* initialize register */ |
Andrew Scull | 6520c82 | 2022-04-21 16:11:13 +0000 | [diff] [blame] | 342 | priv->regs_base = dm_pci_map_bar(dev, PCI_BASE_ADDRESS_0, 0, 0, PCI_REGION_TYPE, 0); |
Alex Marginean | 7a910c1 | 2019-07-03 12:11:40 +0300 | [diff] [blame] | 343 | if (!priv->regs_base) { |
| 344 | enetc_dbg(dev, "failed to map BAR0\n"); |
| 345 | return -EINVAL; |
| 346 | } |
| 347 | priv->port_regs = priv->regs_base + ENETC_PORT_REGS_OFF; |
| 348 | |
| 349 | dm_pci_clrset_config16(dev, PCI_COMMAND, 0, PCI_COMMAND_MEMORY); |
| 350 | |
Alex Marginean | c905c21 | 2019-11-14 18:58:46 +0200 | [diff] [blame] | 351 | enetc_start_pcs(dev); |
Alex Marginean | c905c21 | 2019-11-14 18:58:46 +0200 | [diff] [blame] | 352 | |
Vladimir Oltean | 10c6fe4 | 2021-06-29 20:53:15 +0300 | [diff] [blame] | 353 | return enetc_config_phy(dev); |
Alex Marginean | 7a910c1 | 2019-07-03 12:11:40 +0300 | [diff] [blame] | 354 | } |
| 355 | |
| 356 | /* |
| 357 | * Remove the driver from an interface: |
| 358 | * - free up allocated memory |
| 359 | */ |
| 360 | static int enetc_remove(struct udevice *dev) |
| 361 | { |
| 362 | struct enetc_priv *priv = dev_get_priv(dev); |
| 363 | |
Michael Walle | 3f66e8e | 2022-05-31 18:36:16 +0200 | [diff] [blame] | 364 | if (miiphy_get_dev_by_name(priv->imdio.name)) |
| 365 | mdio_unregister(&priv->imdio); |
| 366 | |
Alex Marginean | 7a910c1 | 2019-07-03 12:11:40 +0300 | [diff] [blame] | 367 | free(priv->enetc_txbd); |
| 368 | free(priv->enetc_rxbd); |
| 369 | |
| 370 | return 0; |
| 371 | } |
| 372 | |
Michael Walle | 1d3e24f | 2019-12-20 14:16:48 +0100 | [diff] [blame] | 373 | /* |
| 374 | * LS1028A is the only part with IERB at this time and there are plans to |
| 375 | * change its structure, keep this LS1028A specific for now. |
| 376 | */ |
| 377 | #define LS1028A_IERB_BASE 0x1f0800000ULL |
| 378 | #define LS1028A_IERB_PSIPMAR0(pf, vf) (LS1028A_IERB_BASE + 0x8000 \ |
| 379 | + (pf) * 0x100 + (vf) * 8) |
| 380 | #define LS1028A_IERB_PSIPMAR1(pf, vf) (LS1028A_IERB_PSIPMAR0(pf, vf) + 4) |
| 381 | |
| 382 | static int enetc_ls1028a_write_hwaddr(struct udevice *dev) |
| 383 | { |
Simon Glass | b75b15b | 2020-12-03 16:55:23 -0700 | [diff] [blame] | 384 | struct pci_child_plat *ppdata = dev_get_parent_plat(dev); |
Michael Walle | 1d3e24f | 2019-12-20 14:16:48 +0100 | [diff] [blame] | 385 | const int devfn_to_pf[] = {0, 1, 2, -1, -1, -1, 3}; |
Simon Glass | fa20e93 | 2020-12-03 16:55:20 -0700 | [diff] [blame] | 386 | struct eth_pdata *plat = dev_get_plat(dev); |
Michael Walle | 1d3e24f | 2019-12-20 14:16:48 +0100 | [diff] [blame] | 387 | int devfn = PCI_FUNC(ppdata->devfn); |
| 388 | u8 *addr = plat->enetaddr; |
| 389 | u32 lower, upper; |
| 390 | int pf; |
| 391 | |
| 392 | if (devfn >= ARRAY_SIZE(devfn_to_pf)) |
| 393 | return 0; |
| 394 | |
| 395 | pf = devfn_to_pf[devfn]; |
| 396 | if (pf < 0) |
| 397 | return 0; |
| 398 | |
| 399 | lower = *(const u16 *)(addr + 4); |
| 400 | upper = *(const u32 *)addr; |
| 401 | |
| 402 | out_le32(LS1028A_IERB_PSIPMAR0(pf, 0), upper); |
| 403 | out_le32(LS1028A_IERB_PSIPMAR1(pf, 0), lower); |
| 404 | |
| 405 | return 0; |
| 406 | } |
| 407 | |
Michael Walle | 8c7188e | 2019-12-20 14:16:47 +0100 | [diff] [blame] | 408 | static int enetc_write_hwaddr(struct udevice *dev) |
Alex Marginean | 7a910c1 | 2019-07-03 12:11:40 +0300 | [diff] [blame] | 409 | { |
Simon Glass | fa20e93 | 2020-12-03 16:55:20 -0700 | [diff] [blame] | 410 | struct eth_pdata *plat = dev_get_plat(dev); |
Michael Walle | 8c7188e | 2019-12-20 14:16:47 +0100 | [diff] [blame] | 411 | struct enetc_priv *priv = dev_get_priv(dev); |
| 412 | u8 *addr = plat->enetaddr; |
| 413 | |
Michael Walle | 1d3e24f | 2019-12-20 14:16:48 +0100 | [diff] [blame] | 414 | if (IS_ENABLED(CONFIG_ARCH_LS1028A)) |
| 415 | return enetc_ls1028a_write_hwaddr(dev); |
| 416 | |
Alex Marginean | 7a910c1 | 2019-07-03 12:11:40 +0300 | [diff] [blame] | 417 | u16 lower = *(const u16 *)(addr + 4); |
| 418 | u32 upper = *(const u32 *)addr; |
| 419 | |
| 420 | enetc_write_port(priv, ENETC_PSIPMAR0, upper); |
| 421 | enetc_write_port(priv, ENETC_PSIPMAR1, lower); |
Michael Walle | 8c7188e | 2019-12-20 14:16:47 +0100 | [diff] [blame] | 422 | |
| 423 | return 0; |
Alex Marginean | 7a910c1 | 2019-07-03 12:11:40 +0300 | [diff] [blame] | 424 | } |
| 425 | |
| 426 | /* Configure port parameters (# of rings, frame size, enable port) */ |
| 427 | static void enetc_enable_si_port(struct enetc_priv *priv) |
| 428 | { |
| 429 | u32 val; |
| 430 | |
| 431 | /* set Rx/Tx BDR count */ |
| 432 | val = ENETC_PSICFGR_SET_TXBDR(ENETC_TX_BDR_CNT); |
| 433 | val |= ENETC_PSICFGR_SET_RXBDR(ENETC_RX_BDR_CNT); |
| 434 | enetc_write_port(priv, ENETC_PSICFGR(0), val); |
| 435 | /* set Rx max frame size */ |
| 436 | enetc_write_port(priv, ENETC_PM_MAXFRM, ENETC_RX_MAXFRM_SIZE); |
| 437 | /* enable MAC port */ |
| 438 | enetc_write_port(priv, ENETC_PM_CC, ENETC_PM_CC_RX_TX_EN); |
| 439 | /* enable port */ |
| 440 | enetc_write_port(priv, ENETC_PMR, ENETC_PMR_SI0_EN); |
| 441 | /* set SI cache policy */ |
| 442 | enetc_write(priv, ENETC_SICAR0, |
| 443 | ENETC_SICAR_RD_CFG | ENETC_SICAR_WR_CFG); |
| 444 | /* enable SI */ |
| 445 | enetc_write(priv, ENETC_SIMR, ENETC_SIMR_EN); |
| 446 | } |
| 447 | |
| 448 | /* returns DMA address for a given buffer index */ |
| 449 | static inline u64 enetc_rxb_address(struct udevice *dev, int i) |
| 450 | { |
| 451 | return cpu_to_le64(dm_pci_virt_to_mem(dev, net_rx_packets[i])); |
| 452 | } |
| 453 | |
| 454 | /* |
| 455 | * Setup a single Tx BD Ring (ID = 0): |
| 456 | * - set Tx buffer descriptor address |
| 457 | * - set the BD count |
| 458 | * - initialize the producer and consumer index |
| 459 | */ |
| 460 | static void enetc_setup_tx_bdr(struct udevice *dev) |
| 461 | { |
| 462 | struct enetc_priv *priv = dev_get_priv(dev); |
| 463 | struct bd_ring *tx_bdr = &priv->tx_bdr; |
| 464 | u64 tx_bd_add = (u64)priv->enetc_txbd; |
| 465 | |
| 466 | /* used later to advance to the next Tx BD */ |
| 467 | tx_bdr->bd_count = ENETC_BD_CNT; |
| 468 | tx_bdr->next_prod_idx = 0; |
| 469 | tx_bdr->next_cons_idx = 0; |
| 470 | tx_bdr->cons_idx = priv->regs_base + |
| 471 | ENETC_BDR(TX, ENETC_TX_BDR_ID, ENETC_TBCIR); |
| 472 | tx_bdr->prod_idx = priv->regs_base + |
| 473 | ENETC_BDR(TX, ENETC_TX_BDR_ID, ENETC_TBPIR); |
| 474 | |
| 475 | /* set Tx BD address */ |
| 476 | enetc_bdr_write(priv, TX, ENETC_TX_BDR_ID, ENETC_TBBAR0, |
| 477 | lower_32_bits(tx_bd_add)); |
| 478 | enetc_bdr_write(priv, TX, ENETC_TX_BDR_ID, ENETC_TBBAR1, |
| 479 | upper_32_bits(tx_bd_add)); |
| 480 | /* set Tx 8 BD count */ |
| 481 | enetc_bdr_write(priv, TX, ENETC_TX_BDR_ID, ENETC_TBLENR, |
| 482 | tx_bdr->bd_count); |
| 483 | |
| 484 | /* reset both producer/consumer indexes */ |
| 485 | enetc_write_reg(tx_bdr->cons_idx, tx_bdr->next_cons_idx); |
| 486 | enetc_write_reg(tx_bdr->prod_idx, tx_bdr->next_prod_idx); |
| 487 | |
| 488 | /* enable TX ring */ |
| 489 | enetc_bdr_write(priv, TX, ENETC_TX_BDR_ID, ENETC_TBMR, ENETC_TBMR_EN); |
| 490 | } |
| 491 | |
| 492 | /* |
| 493 | * Setup a single Rx BD Ring (ID = 0): |
| 494 | * - set Rx buffer descriptors address (one descriptor per buffer) |
| 495 | * - set buffer size as max frame size |
| 496 | * - enable Rx ring |
| 497 | * - reset consumer and producer indexes |
| 498 | * - set buffer for each descriptor |
| 499 | */ |
| 500 | static void enetc_setup_rx_bdr(struct udevice *dev) |
| 501 | { |
| 502 | struct enetc_priv *priv = dev_get_priv(dev); |
| 503 | struct bd_ring *rx_bdr = &priv->rx_bdr; |
| 504 | u64 rx_bd_add = (u64)priv->enetc_rxbd; |
| 505 | int i; |
| 506 | |
| 507 | /* used later to advance to the next BD produced by ENETC HW */ |
| 508 | rx_bdr->bd_count = ENETC_BD_CNT; |
| 509 | rx_bdr->next_prod_idx = 0; |
| 510 | rx_bdr->next_cons_idx = 0; |
| 511 | rx_bdr->cons_idx = priv->regs_base + |
| 512 | ENETC_BDR(RX, ENETC_RX_BDR_ID, ENETC_RBCIR); |
| 513 | rx_bdr->prod_idx = priv->regs_base + |
| 514 | ENETC_BDR(RX, ENETC_RX_BDR_ID, ENETC_RBPIR); |
| 515 | |
| 516 | /* set Rx BD address */ |
| 517 | enetc_bdr_write(priv, RX, ENETC_RX_BDR_ID, ENETC_RBBAR0, |
| 518 | lower_32_bits(rx_bd_add)); |
| 519 | enetc_bdr_write(priv, RX, ENETC_RX_BDR_ID, ENETC_RBBAR1, |
| 520 | upper_32_bits(rx_bd_add)); |
| 521 | /* set Rx BD count (multiple of 8) */ |
| 522 | enetc_bdr_write(priv, RX, ENETC_RX_BDR_ID, ENETC_RBLENR, |
| 523 | rx_bdr->bd_count); |
| 524 | /* set Rx buffer size */ |
| 525 | enetc_bdr_write(priv, RX, ENETC_RX_BDR_ID, ENETC_RBBSR, PKTSIZE_ALIGN); |
| 526 | |
| 527 | /* fill Rx BD */ |
| 528 | memset(priv->enetc_rxbd, 0, |
| 529 | rx_bdr->bd_count * sizeof(union enetc_rx_bd)); |
| 530 | for (i = 0; i < rx_bdr->bd_count; i++) { |
| 531 | priv->enetc_rxbd[i].w.addr = enetc_rxb_address(dev, i); |
| 532 | /* each RX buffer must be aligned to 64B */ |
| 533 | WARN_ON(priv->enetc_rxbd[i].w.addr & (ARCH_DMA_MINALIGN - 1)); |
| 534 | } |
| 535 | |
| 536 | /* reset producer (ENETC owned) and consumer (SW owned) index */ |
| 537 | enetc_write_reg(rx_bdr->cons_idx, rx_bdr->next_cons_idx); |
| 538 | enetc_write_reg(rx_bdr->prod_idx, rx_bdr->next_prod_idx); |
| 539 | |
| 540 | /* enable Rx ring */ |
| 541 | enetc_bdr_write(priv, RX, ENETC_RX_BDR_ID, ENETC_RBMR, ENETC_RBMR_EN); |
| 542 | } |
| 543 | |
| 544 | /* |
| 545 | * Start ENETC interface: |
| 546 | * - perform FLR |
| 547 | * - enable access to port and SI registers |
| 548 | * - set mac address |
| 549 | * - setup TX/RX buffer descriptors |
| 550 | * - enable Tx/Rx rings |
| 551 | */ |
| 552 | static int enetc_start(struct udevice *dev) |
| 553 | { |
Alex Marginean | 7a910c1 | 2019-07-03 12:11:40 +0300 | [diff] [blame] | 554 | struct enetc_priv *priv = dev_get_priv(dev); |
| 555 | |
| 556 | /* reset and enable the PCI device */ |
| 557 | dm_pci_flr(dev); |
| 558 | dm_pci_clrset_config16(dev, PCI_COMMAND, 0, |
| 559 | PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER); |
| 560 | |
Alex Marginean | 7a910c1 | 2019-07-03 12:11:40 +0300 | [diff] [blame] | 561 | enetc_enable_si_port(priv); |
| 562 | |
| 563 | /* setup Tx/Rx buffer descriptors */ |
| 564 | enetc_setup_tx_bdr(dev); |
| 565 | enetc_setup_rx_bdr(dev); |
| 566 | |
Vladimir Oltean | 14ca0c3 | 2021-06-29 20:53:16 +0300 | [diff] [blame] | 567 | enetc_setup_mac_iface(dev, priv->phy); |
| 568 | |
Vladimir Oltean | 1936308 | 2021-06-29 20:53:17 +0300 | [diff] [blame] | 569 | return phy_startup(priv->phy); |
Alex Marginean | 7a910c1 | 2019-07-03 12:11:40 +0300 | [diff] [blame] | 570 | } |
| 571 | |
| 572 | /* |
| 573 | * Stop the network interface: |
| 574 | * - just quiesce it, we can wipe all configuration as _start starts from |
| 575 | * scratch each time |
| 576 | */ |
| 577 | static void enetc_stop(struct udevice *dev) |
| 578 | { |
| 579 | /* FLR is sufficient to quiesce the device */ |
| 580 | dm_pci_flr(dev); |
Alex Marginean | d4be768 | 2019-11-25 17:57:27 +0200 | [diff] [blame] | 581 | /* leave the BARs accessible after we stop, this is needed to use |
| 582 | * internal MDIO in command line. |
| 583 | */ |
| 584 | dm_pci_clrset_config16(dev, PCI_COMMAND, 0, PCI_COMMAND_MEMORY); |
Alex Marginean | 7a910c1 | 2019-07-03 12:11:40 +0300 | [diff] [blame] | 585 | } |
| 586 | |
| 587 | /* |
| 588 | * ENETC transmit packet: |
| 589 | * - check if Tx BD ring is full |
| 590 | * - set buffer/packet address (dma address) |
| 591 | * - set final fragment flag |
| 592 | * - try while producer index equals consumer index or timeout |
| 593 | */ |
| 594 | static int enetc_send(struct udevice *dev, void *packet, int length) |
| 595 | { |
| 596 | struct enetc_priv *priv = dev_get_priv(dev); |
| 597 | struct bd_ring *txr = &priv->tx_bdr; |
| 598 | void *nv_packet = (void *)packet; |
| 599 | int tries = ENETC_POLL_TRIES; |
| 600 | u32 pi, ci; |
| 601 | |
| 602 | pi = txr->next_prod_idx; |
| 603 | ci = enetc_read_reg(txr->cons_idx) & ENETC_BDR_IDX_MASK; |
| 604 | /* Tx ring is full when */ |
| 605 | if (((pi + 1) % txr->bd_count) == ci) { |
| 606 | enetc_dbg(dev, "Tx BDR full\n"); |
| 607 | return -ETIMEDOUT; |
| 608 | } |
| 609 | enetc_dbg(dev, "TxBD[%d]send: pkt_len=%d, buff @0x%x%08x\n", pi, length, |
| 610 | upper_32_bits((u64)nv_packet), lower_32_bits((u64)nv_packet)); |
| 611 | |
| 612 | /* prepare Tx BD */ |
| 613 | memset(&priv->enetc_txbd[pi], 0x0, sizeof(struct enetc_tx_bd)); |
| 614 | priv->enetc_txbd[pi].addr = |
| 615 | cpu_to_le64(dm_pci_virt_to_mem(dev, nv_packet)); |
| 616 | priv->enetc_txbd[pi].buf_len = cpu_to_le16(length); |
| 617 | priv->enetc_txbd[pi].frm_len = cpu_to_le16(length); |
| 618 | priv->enetc_txbd[pi].flags = cpu_to_le16(ENETC_TXBD_FLAGS_F); |
| 619 | dmb(); |
| 620 | /* send frame: increment producer index */ |
| 621 | pi = (pi + 1) % txr->bd_count; |
| 622 | txr->next_prod_idx = pi; |
| 623 | enetc_write_reg(txr->prod_idx, pi); |
| 624 | while ((--tries >= 0) && |
| 625 | (pi != (enetc_read_reg(txr->cons_idx) & ENETC_BDR_IDX_MASK))) |
| 626 | udelay(10); |
| 627 | |
| 628 | return tries > 0 ? 0 : -ETIMEDOUT; |
| 629 | } |
| 630 | |
| 631 | /* |
| 632 | * Receive frame: |
| 633 | * - wait for the next BD to get ready bit set |
| 634 | * - clean up the descriptor |
| 635 | * - move on and indicate to HW that the cleaned BD is available for Rx |
| 636 | */ |
| 637 | static int enetc_recv(struct udevice *dev, int flags, uchar **packetp) |
| 638 | { |
| 639 | struct enetc_priv *priv = dev_get_priv(dev); |
| 640 | struct bd_ring *rxr = &priv->rx_bdr; |
| 641 | int tries = ENETC_POLL_TRIES; |
| 642 | int pi = rxr->next_prod_idx; |
| 643 | int ci = rxr->next_cons_idx; |
| 644 | u32 status; |
| 645 | int len; |
| 646 | u8 rdy; |
| 647 | |
| 648 | do { |
| 649 | dmb(); |
| 650 | status = le32_to_cpu(priv->enetc_rxbd[pi].r.lstatus); |
| 651 | /* check if current BD is ready to be consumed */ |
| 652 | rdy = ENETC_RXBD_STATUS_R(status); |
| 653 | } while (--tries >= 0 && !rdy); |
| 654 | |
| 655 | if (!rdy) |
| 656 | return -EAGAIN; |
| 657 | |
| 658 | dmb(); |
| 659 | len = le16_to_cpu(priv->enetc_rxbd[pi].r.buf_len); |
| 660 | *packetp = (uchar *)enetc_rxb_address(dev, pi); |
| 661 | enetc_dbg(dev, "RxBD[%d]: len=%d err=%d pkt=0x%x%08x\n", pi, len, |
| 662 | ENETC_RXBD_STATUS_ERRORS(status), |
| 663 | upper_32_bits((u64)*packetp), lower_32_bits((u64)*packetp)); |
| 664 | |
| 665 | /* BD clean up and advance to next in ring */ |
| 666 | memset(&priv->enetc_rxbd[pi], 0, sizeof(union enetc_rx_bd)); |
| 667 | priv->enetc_rxbd[pi].w.addr = enetc_rxb_address(dev, pi); |
| 668 | rxr->next_prod_idx = (pi + 1) % rxr->bd_count; |
| 669 | ci = (ci + 1) % rxr->bd_count; |
| 670 | rxr->next_cons_idx = ci; |
| 671 | dmb(); |
| 672 | /* free up the slot in the ring for HW */ |
| 673 | enetc_write_reg(rxr->cons_idx, ci); |
| 674 | |
| 675 | return len; |
| 676 | } |
| 677 | |
| 678 | static const struct eth_ops enetc_ops = { |
| 679 | .start = enetc_start, |
| 680 | .send = enetc_send, |
| 681 | .recv = enetc_recv, |
| 682 | .stop = enetc_stop, |
Michael Walle | 8c7188e | 2019-12-20 14:16:47 +0100 | [diff] [blame] | 683 | .write_hwaddr = enetc_write_hwaddr, |
Alex Marginean | 7a910c1 | 2019-07-03 12:11:40 +0300 | [diff] [blame] | 684 | }; |
| 685 | |
| 686 | U_BOOT_DRIVER(eth_enetc) = { |
Alex Marginean | 805b859 | 2019-12-10 16:55:39 +0200 | [diff] [blame] | 687 | .name = ENETC_DRIVER_NAME, |
Alex Marginean | 7a910c1 | 2019-07-03 12:11:40 +0300 | [diff] [blame] | 688 | .id = UCLASS_ETH, |
| 689 | .bind = enetc_bind, |
| 690 | .probe = enetc_probe, |
| 691 | .remove = enetc_remove, |
| 692 | .ops = &enetc_ops, |
Simon Glass | 8a2b47f | 2020-12-03 16:55:17 -0700 | [diff] [blame] | 693 | .priv_auto = sizeof(struct enetc_priv), |
Simon Glass | 71fa5b4 | 2020-12-03 16:55:18 -0700 | [diff] [blame] | 694 | .plat_auto = sizeof(struct eth_pdata), |
Alex Marginean | 7a910c1 | 2019-07-03 12:11:40 +0300 | [diff] [blame] | 695 | }; |
| 696 | |
| 697 | static struct pci_device_id enetc_ids[] = { |
| 698 | { PCI_DEVICE(PCI_VENDOR_ID_FREESCALE, PCI_DEVICE_ID_ENETC_ETH) }, |
| 699 | {} |
| 700 | }; |
| 701 | |
| 702 | U_BOOT_PCI_DEVICE(eth_enetc, enetc_ids); |