blob: 0985fb2d05776c9a4959a3c935d1f03c25ef4576 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Poonam Aggrwal91208842009-07-31 12:07:45 +05302/*
Prabhakar Kushwahabeebb882012-04-24 20:16:49 +00003 * Copyright 2009-2012 Freescale Semiconductor, Inc.
Poonam Aggrwal91208842009-07-31 12:07:45 +05304 *
Stefan Roese88fbf932010-04-15 16:07:28 +02005 * This file is derived from arch/powerpc/cpu/mpc85xx/cpu.c and
6 * arch/powerpc/cpu/mpc86xx/cpu.c. Basically this file contains
Peter Tyser29514c72010-04-12 22:28:09 -05007 * cpu specific common code for 85xx/86xx processors.
Poonam Aggrwal91208842009-07-31 12:07:45 +05308 */
9
10#include <config.h>
11#include <common.h>
12#include <command.h>
Simon Glass33d1e702019-11-14 12:57:32 -070013#include <cpu_func.h>
Simon Glass97589732020-05-10 11:40:02 -060014#include <init.h>
Simon Glass274e0b02020-05-10 11:39:56 -060015#include <net.h>
Poonam Aggrwal91208842009-07-31 12:07:45 +053016#include <tsec.h>
Kumar Gala2683c532011-04-13 08:37:44 -050017#include <fm_eth.h>
Poonam Aggrwal91208842009-07-31 12:07:45 +053018#include <netdev.h>
19#include <asm/cache.h>
Simon Glass3ba929a2020-10-30 21:38:53 -060020#include <asm/global_data.h>
Poonam Aggrwal91208842009-07-31 12:07:45 +053021#include <asm/io.h>
Codrin Ciubotariuef208b52015-01-21 11:54:10 +020022#include <vsc9953.h>
Poonam Aggrwal91208842009-07-31 12:07:45 +053023
24DECLARE_GLOBAL_DATA_PTR;
25
Kim Phillips82f576f2012-10-29 13:34:37 +000026static struct cpu_type cpu_type_list[] = {
Poonam Aggrwal91208842009-07-31 12:07:45 +053027#if defined(CONFIG_MPC85xx)
Poonam Aggrwal4baef822009-07-31 12:08:14 +053028 CPU_TYPE_ENTRY(8533, 8533, 1),
Poonam Aggrwal4baef822009-07-31 12:08:14 +053029 CPU_TYPE_ENTRY(8535, 8535, 1),
Poonam Aggrwal4baef822009-07-31 12:08:14 +053030 CPU_TYPE_ENTRY(8536, 8536, 1),
Poonam Aggrwal4baef822009-07-31 12:08:14 +053031 CPU_TYPE_ENTRY(8540, 8540, 1),
32 CPU_TYPE_ENTRY(8541, 8541, 1),
Poonam Aggrwal4baef822009-07-31 12:08:14 +053033 CPU_TYPE_ENTRY(8543, 8543, 1),
Poonam Aggrwal4baef822009-07-31 12:08:14 +053034 CPU_TYPE_ENTRY(8544, 8544, 1),
Poonam Aggrwal4baef822009-07-31 12:08:14 +053035 CPU_TYPE_ENTRY(8545, 8545, 1),
York Sun8cb65482012-07-06 17:10:33 -050036 CPU_TYPE_ENTRY(8547, 8547, 1),
Poonam Aggrwal4baef822009-07-31 12:08:14 +053037 CPU_TYPE_ENTRY(8548, 8548, 1),
Poonam Aggrwal4baef822009-07-31 12:08:14 +053038 CPU_TYPE_ENTRY(8555, 8555, 1),
Poonam Aggrwal4baef822009-07-31 12:08:14 +053039 CPU_TYPE_ENTRY(8560, 8560, 1),
40 CPU_TYPE_ENTRY(8567, 8567, 1),
Poonam Aggrwal4baef822009-07-31 12:08:14 +053041 CPU_TYPE_ENTRY(8568, 8568, 1),
Poonam Aggrwal4baef822009-07-31 12:08:14 +053042 CPU_TYPE_ENTRY(8569, 8569, 1),
Poonam Aggrwal4baef822009-07-31 12:08:14 +053043 CPU_TYPE_ENTRY(8572, 8572, 2),
Poonam Aggrwal2ba3ee02011-01-13 21:39:27 +053044 CPU_TYPE_ENTRY(P1010, P1010, 1),
Poonam Aggrwal13e21b12009-08-20 18:57:45 +053045 CPU_TYPE_ENTRY(P1011, P1011, 1),
Kumar Gala16a276e2010-03-30 23:06:53 -050046 CPU_TYPE_ENTRY(P1012, P1012, 1),
Kumar Gala16a276e2010-03-30 23:06:53 -050047 CPU_TYPE_ENTRY(P1013, P1013, 1),
Poonam Aggrwalb07a7de2011-01-13 21:40:05 +053048 CPU_TYPE_ENTRY(P1014, P1014, 1),
Roy Zang1de20b02011-02-03 22:14:19 -060049 CPU_TYPE_ENTRY(P1017, P1017, 1),
Poonam Aggrwaldfe86a72009-07-31 12:08:27 +053050 CPU_TYPE_ENTRY(P1020, P1020, 2),
Kumar Gala16a276e2010-03-30 23:06:53 -050051 CPU_TYPE_ENTRY(P1021, P1021, 2),
Kumar Gala16a276e2010-03-30 23:06:53 -050052 CPU_TYPE_ENTRY(P1022, P1022, 2),
Roy Zang1de20b02011-02-03 22:14:19 -060053 CPU_TYPE_ENTRY(P1023, P1023, 2),
Kumar Galae4e69252011-02-05 13:45:07 -060054 CPU_TYPE_ENTRY(P1024, P1024, 2),
Kumar Galae4e69252011-02-05 13:45:07 -060055 CPU_TYPE_ENTRY(P1025, P1025, 2),
Poonam Aggrwal13e21b12009-08-20 18:57:45 +053056 CPU_TYPE_ENTRY(P2010, P2010, 1),
Poonam Aggrwal13e21b12009-08-20 18:57:45 +053057 CPU_TYPE_ENTRY(P2020, P2020, 2),
Kumar Galabd29be82010-06-01 10:29:11 -050058 CPU_TYPE_ENTRY(P2040, P2040, 4),
Kumar Gala619541b2011-05-13 01:16:07 -050059 CPU_TYPE_ENTRY(P2041, P2041, 4),
Kumar Galaf2134b82010-01-27 10:26:46 -060060 CPU_TYPE_ENTRY(P3041, P3041, 4),
Kumar Galabb5409c2009-03-19 02:39:17 -050061 CPU_TYPE_ENTRY(P4040, P4040, 4),
Kumar Galabb5409c2009-03-19 02:39:17 -050062 CPU_TYPE_ENTRY(P4080, P4080, 8),
Kumar Gala7ee3d942009-10-21 13:32:58 -050063 CPU_TYPE_ENTRY(P5010, P5010, 1),
Kumar Gala7ee3d942009-10-21 13:32:58 -050064 CPU_TYPE_ENTRY(P5020, P5020, 2),
Timur Tabid5e13882012-10-05 11:09:19 +000065 CPU_TYPE_ENTRY(P5021, P5021, 2),
66 CPU_TYPE_ENTRY(P5040, P5040, 4),
York Sun9941a222012-10-08 07:44:19 +000067 CPU_TYPE_ENTRY(T4240, T4240, 0),
68 CPU_TYPE_ENTRY(T4120, T4120, 0),
York Sunfb5137a2013-03-25 07:33:29 +000069 CPU_TYPE_ENTRY(T4160, T4160, 0),
Shengzhou Liu26ed2d02014-04-25 16:31:22 +080070 CPU_TYPE_ENTRY(T4080, T4080, 4),
York Sunbcf7b3d2012-10-08 07:44:20 +000071 CPU_TYPE_ENTRY(B4860, B4860, 0),
72 CPU_TYPE_ENTRY(G4860, G4860, 0),
York Sunbcf7b3d2012-10-08 07:44:20 +000073 CPU_TYPE_ENTRY(B4440, B4440, 0),
Shaveta Leekha00e6ea32014-05-07 14:43:23 +053074 CPU_TYPE_ENTRY(B4460, B4460, 0),
York Sunbcf7b3d2012-10-08 07:44:20 +000075 CPU_TYPE_ENTRY(G4440, G4440, 0),
76 CPU_TYPE_ENTRY(B4420, B4420, 0),
77 CPU_TYPE_ENTRY(B4220, B4220, 0),
York Sun46571362013-03-25 07:40:06 +000078 CPU_TYPE_ENTRY(T1040, T1040, 0),
79 CPU_TYPE_ENTRY(T1041, T1041, 0),
80 CPU_TYPE_ENTRY(T1042, T1042, 0),
81 CPU_TYPE_ENTRY(T1020, T1020, 0),
82 CPU_TYPE_ENTRY(T1021, T1021, 0),
83 CPU_TYPE_ENTRY(T1022, T1022, 0),
Shengzhou Liue6fb7702014-11-24 17:11:54 +080084 CPU_TYPE_ENTRY(T1024, T1024, 0),
85 CPU_TYPE_ENTRY(T1023, T1023, 0),
86 CPU_TYPE_ENTRY(T1014, T1014, 0),
87 CPU_TYPE_ENTRY(T1013, T1013, 0),
Shengzhou Liuf305cd22013-11-22 17:39:10 +080088 CPU_TYPE_ENTRY(T2080, T2080, 0),
89 CPU_TYPE_ENTRY(T2081, T2081, 0),
Prabhakar Kushwahabeebb882012-04-24 20:16:49 +000090 CPU_TYPE_ENTRY(BSC9130, 9130, 1),
Prabhakar Kushwahabeebb882012-04-24 20:16:49 +000091 CPU_TYPE_ENTRY(BSC9131, 9131, 1),
Prabhakar Kushwaha92543c22013-01-23 17:59:57 +000092 CPU_TYPE_ENTRY(BSC9132, 9132, 2),
93 CPU_TYPE_ENTRY(BSC9232, 9232, 2),
Mingkai Hu1a258072013-07-04 17:30:36 +080094 CPU_TYPE_ENTRY(C291, C291, 1),
95 CPU_TYPE_ENTRY(C292, C292, 1),
96 CPU_TYPE_ENTRY(C293, C293, 1),
Poonam Aggrwal91208842009-07-31 12:07:45 +053097#elif defined(CONFIG_MPC86xx)
Poonam Aggrwal4baef822009-07-31 12:08:14 +053098 CPU_TYPE_ENTRY(8610, 8610, 1),
99 CPU_TYPE_ENTRY(8641, 8641, 2),
100 CPU_TYPE_ENTRY(8641D, 8641D, 2),
Poonam Aggrwal91208842009-07-31 12:07:45 +0530101#endif
102};
103
York Sun7b2947f2012-08-17 08:20:22 +0000104#ifdef CONFIG_SYS_FSL_QORIQ_CHASSIS2
York Sunaa150bb2013-03-25 07:40:07 +0000105static inline u32 init_type(u32 cluster, int init_id)
106{
107 ccsr_gur_t *gur = (void __iomem *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
108 u32 idx = (cluster >> (init_id * 8)) & TP_CLUSTER_INIT_MASK;
109 u32 type = in_be32(&gur->tp_ityp[idx]);
110
111 if (type & TP_ITYP_AV)
112 return type;
113
114 return 0;
115}
116
York Sun7b2947f2012-08-17 08:20:22 +0000117u32 compute_ppc_cpumask(void)
118{
York Sunaa150bb2013-03-25 07:40:07 +0000119 ccsr_gur_t *gur = (void __iomem *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
York Sun7b2947f2012-08-17 08:20:22 +0000120 int i = 0, count = 0;
York Sunaa150bb2013-03-25 07:40:07 +0000121 u32 cluster, type, mask = 0;
York Sun7b2947f2012-08-17 08:20:22 +0000122
123 do {
124 int j;
York Sunaa150bb2013-03-25 07:40:07 +0000125 cluster = in_be32(&gur->tp_cluster[i].lower);
126 for (j = 0; j < TP_INIT_PER_CLUSTER; j++) {
127 type = init_type(cluster, j);
128 if (type) {
York Sun7b2947f2012-08-17 08:20:22 +0000129 if (TP_ITYP_TYPE(type) == TP_ITYP_TYPE_PPC)
130 mask |= 1 << count;
York Sunaa150bb2013-03-25 07:40:07 +0000131 count++;
York Sun7b2947f2012-08-17 08:20:22 +0000132 }
York Sun7b2947f2012-08-17 08:20:22 +0000133 }
York Sunaa150bb2013-03-25 07:40:07 +0000134 i++;
York Sun7b2947f2012-08-17 08:20:22 +0000135 } while ((cluster & TP_CLUSTER_EOC) != TP_CLUSTER_EOC);
136
137 return mask;
138}
York Sunaa150bb2013-03-25 07:40:07 +0000139
Shaveta Leekhadbf0bc82015-01-19 12:46:54 +0530140#ifdef CONFIG_HETROGENOUS_CLUSTERS
141u32 compute_dsp_cpumask(void)
142{
143 ccsr_gur_t *gur = (void __iomem *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
144 int i = CONFIG_DSP_CLUSTER_START, count = 0;
145 u32 cluster, type, dsp_mask = 0;
146
147 do {
148 int j;
149 cluster = in_be32(&gur->tp_cluster[i].lower);
150 for (j = 0; j < TP_INIT_PER_CLUSTER; j++) {
151 type = init_type(cluster, j);
152 if (type) {
153 if (TP_ITYP_TYPE(type) == TP_ITYP_TYPE_SC)
154 dsp_mask |= 1 << count;
155 count++;
156 }
157 }
158 i++;
159 } while ((cluster & TP_CLUSTER_EOC) != TP_CLUSTER_EOC);
160
161 return dsp_mask;
162}
163
164int fsl_qoriq_dsp_core_to_cluster(unsigned int core)
165{
166 ccsr_gur_t *gur = (void __iomem *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
167 int count = 0, i = CONFIG_DSP_CLUSTER_START;
168 u32 cluster;
169
170 do {
171 int j;
172 cluster = in_be32(&gur->tp_cluster[i].lower);
173 for (j = 0; j < TP_INIT_PER_CLUSTER; j++) {
174 if (init_type(cluster, j)) {
175 if (count == core)
176 return i;
177 count++;
178 }
179 }
180 i++;
181 } while ((cluster & TP_CLUSTER_EOC) != TP_CLUSTER_EOC);
182
183 return -1; /* cannot identify the cluster */
184}
185#endif
186
York Sunaa150bb2013-03-25 07:40:07 +0000187int fsl_qoriq_core_to_cluster(unsigned int core)
188{
189 ccsr_gur_t *gur = (void __iomem *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
190 int i = 0, count = 0;
191 u32 cluster;
192
193 do {
194 int j;
195 cluster = in_be32(&gur->tp_cluster[i].lower);
196 for (j = 0; j < TP_INIT_PER_CLUSTER; j++) {
197 if (init_type(cluster, j)) {
198 if (count == core)
199 return i;
200 count++;
201 }
202 }
203 i++;
204 } while ((cluster & TP_CLUSTER_EOC) != TP_CLUSTER_EOC);
205
206 return -1; /* cannot identify the cluster */
207}
208
York Sun7b2947f2012-08-17 08:20:22 +0000209#else /* CONFIG_SYS_FSL_QORIQ_CHASSIS2 */
210/*
211 * Before chassis genenration 2, the cpumask should be hard-coded.
212 * In case of cpu type unknown or cpumask unset, use 1 as fail save.
213 */
214#define compute_ppc_cpumask() 1
York Sunaa150bb2013-03-25 07:40:07 +0000215#define fsl_qoriq_core_to_cluster(x) x
York Sun7b2947f2012-08-17 08:20:22 +0000216#endif /* CONFIG_SYS_FSL_QORIQ_CHASSIS2 */
217
Kim Phillips82f576f2012-10-29 13:34:37 +0000218static struct cpu_type cpu_type_unknown = CPU_TYPE_ENTRY(Unknown, Unknown, 0);
Poonam Aggrwalda6e1ca2009-09-02 13:35:21 +0530219
Poonam Aggrwal91208842009-07-31 12:07:45 +0530220struct cpu_type *identify_cpu(u32 ver)
221{
222 int i;
223 for (i = 0; i < ARRAY_SIZE(cpu_type_list); i++) {
224 if (cpu_type_list[i].soc_ver == ver)
225 return &cpu_type_list[i];
226 }
Poonam Aggrwalda6e1ca2009-09-02 13:35:21 +0530227 return &cpu_type_unknown;
Poonam Aggrwal91208842009-07-31 12:07:45 +0530228}
229
Timur Tabi47289422011-08-05 16:15:24 -0500230#define MPC8xxx_PICFRR_NCPU_MASK 0x00001f00
231#define MPC8xxx_PICFRR_NCPU_SHIFT 8
232
233/*
234 * Return a 32-bit mask indicating which cores are present on this SOC.
235 */
Alexander Graf5b9e18c2014-04-30 19:21:10 +0200236__weak u32 cpu_mask(void)
Timur Tabi47289422011-08-05 16:15:24 -0500237{
238 ccsr_pic_t __iomem *pic = (void *)CONFIG_SYS_MPC8xxx_PIC_ADDR;
Simon Glassa8b57392012-12-13 20:48:48 +0000239 struct cpu_type *cpu = gd->arch.cpu;
Timur Tabi47289422011-08-05 16:15:24 -0500240
241 /* better to query feature reporting register than just assume 1 */
242 if (cpu == &cpu_type_unknown)
243 return ((in_be32(&pic->frr) & MPC8xxx_PICFRR_NCPU_MASK) >>
244 MPC8xxx_PICFRR_NCPU_SHIFT) + 1;
245
York Sun7b2947f2012-08-17 08:20:22 +0000246 if (cpu->num_cores == 0)
247 return compute_ppc_cpumask();
248
Timur Tabi47289422011-08-05 16:15:24 -0500249 return cpu->mask;
250}
251
Shaveta Leekhadbf0bc82015-01-19 12:46:54 +0530252#ifdef CONFIG_HETROGENOUS_CLUSTERS
253__weak u32 cpu_dsp_mask(void)
254{
255 ccsr_pic_t __iomem *pic = (void *)CONFIG_SYS_MPC8xxx_PIC_ADDR;
256 struct cpu_type *cpu = gd->arch.cpu;
257
258 /* better to query feature reporting register than just assume 1 */
259 if (cpu == &cpu_type_unknown)
260 return ((in_be32(&pic->frr) & MPC8xxx_PICFRR_NCPU_MASK) >>
261 MPC8xxx_PICFRR_NCPU_SHIFT) + 1;
262
263 if (cpu->dsp_num_cores == 0)
264 return compute_dsp_cpumask();
265
266 return cpu->dsp_mask;
267}
268
Timur Tabi47289422011-08-05 16:15:24 -0500269/*
Shaveta Leekhadbf0bc82015-01-19 12:46:54 +0530270 * Return the number of SC/DSP cores on this SOC.
271 */
272__weak int cpu_num_dspcores(void)
273{
274 struct cpu_type *cpu = gd->arch.cpu;
275
276 /*
277 * Report # of cores in terms of the cpu_mask if we haven't
278 * figured out how many there are yet
279 */
280 if (cpu->dsp_num_cores == 0)
281 return hweight32(cpu_dsp_mask());
282
283 return cpu->dsp_num_cores;
284}
285#endif
286
287/*
288 * Return the number of PPC cores on this SOC.
Timur Tabi47289422011-08-05 16:15:24 -0500289 */
Alexander Graf5b9e18c2014-04-30 19:21:10 +0200290__weak int cpu_numcores(void)
Kim Phillips82f576f2012-10-29 13:34:37 +0000291{
Simon Glassa8b57392012-12-13 20:48:48 +0000292 struct cpu_type *cpu = gd->arch.cpu;
Kim Phillips875935e2010-07-14 19:47:29 -0500293
York Sun7b2947f2012-08-17 08:20:22 +0000294 /*
295 * Report # of cores in terms of the cpu_mask if we haven't
296 * figured out how many there are yet
297 */
298 if (cpu->num_cores == 0)
299 return hweight32(cpu_mask());
Kim Phillips875935e2010-07-14 19:47:29 -0500300
Poonam Aggrwal4baef822009-07-31 12:08:14 +0530301 return cpu->num_cores;
302}
303
Shaveta Leekhadbf0bc82015-01-19 12:46:54 +0530304
Timur Tabi47289422011-08-05 16:15:24 -0500305/*
306 * Check if the given core ID is valid
307 *
308 * Returns zero if it isn't, 1 if it is.
309 */
310int is_core_valid(unsigned int core)
311{
York Sun7b2947f2012-08-17 08:20:22 +0000312 return !!((1 << core) & cpu_mask());
Timur Tabi47289422011-08-05 16:15:24 -0500313}
314
Simon Glass302445a2017-01-23 13:31:22 -0700315int arch_cpu_init(void)
Poonam Aggrwal4baef822009-07-31 12:08:14 +0530316{
317 uint svr;
318 uint ver;
319
320 svr = get_svr();
321 ver = SVR_SOC_VER(svr);
322
Simon Glassa8b57392012-12-13 20:48:48 +0000323 gd->arch.cpu = identify_cpu(ver);
Poonam Aggrwal4baef822009-07-31 12:08:14 +0530324
Poonam Aggrwal4baef822009-07-31 12:08:14 +0530325 return 0;
326}
327
York Sun7b2947f2012-08-17 08:20:22 +0000328/* Once in memory, compute mask & # cores once and save them off */
329int fixup_cpu(void)
330{
Simon Glassa8b57392012-12-13 20:48:48 +0000331 struct cpu_type *cpu = gd->arch.cpu;
York Sun7b2947f2012-08-17 08:20:22 +0000332
333 if (cpu->num_cores == 0) {
334 cpu->mask = cpu_mask();
335 cpu->num_cores = cpu_numcores();
336 }
337
Shaveta Leekhadbf0bc82015-01-19 12:46:54 +0530338#ifdef CONFIG_HETROGENOUS_CLUSTERS
339 if (cpu->dsp_num_cores == 0) {
340 cpu->dsp_mask = cpu_dsp_mask();
341 cpu->dsp_num_cores = cpu_num_dspcores();
342 }
343#endif
York Sun7b2947f2012-08-17 08:20:22 +0000344 return 0;
345}
346
Hou Zhiqiang4f934342020-09-21 15:08:45 +0530347#ifndef CONFIG_DM_ETH
Poonam Aggrwal91208842009-07-31 12:07:45 +0530348/*
349 * Initializes on-chip ethernet controllers.
350 * to override, implement board_eth_init()
351 */
Masahiro Yamadaf7ed78b2020-06-26 15:13:33 +0900352int cpu_eth_init(struct bd_info *bis)
Poonam Aggrwal91208842009-07-31 12:07:45 +0530353{
Poonam Aggrwal91208842009-07-31 12:07:45 +0530354#if defined(CONFIG_UEC_ETH)
355 uec_standard_init(bis);
356#endif
357
358#if defined(CONFIG_TSEC_ENET) || defined(CONFIG_MPC85XX_FEC)
359 tsec_standard_init(bis);
360#endif
361
Kumar Gala2683c532011-04-13 08:37:44 -0500362#ifdef CONFIG_FMAN_ENET
363 fm_standard_init(bis);
364#endif
Codrin Ciubotariuef208b52015-01-21 11:54:10 +0200365
366#ifdef CONFIG_VSC9953
367 vsc9953_init(bis);
368#endif
Poonam Aggrwal91208842009-07-31 12:07:45 +0530369 return 0;
370}
Hou Zhiqiang4f934342020-09-21 15:08:45 +0530371#endif