blob: efd29686025a7b6de612f8490cb6032c32aa323b [file] [log] [blame]
Pavel Machek5e2d70a2014-09-08 14:08:45 +02001/*
2 * Copyright (C) 2012 Altera Corporation <www.altera.com>
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
Dinh Nguyenf593acd2015-12-03 16:05:59 -06006#ifndef __CONFIG_SOCFPGA_COMMON_H__
7#define __CONFIG_SOCFPGA_COMMON_H__
Pavel Machek5e2d70a2014-09-08 14:08:45 +02008
Pavel Machek5e2d70a2014-09-08 14:08:45 +02009/* Virtual target or real hardware */
10#undef CONFIG_SOCFPGA_VIRTUAL_TARGET
11
Pavel Machek5e2d70a2014-09-08 14:08:45 +020012#define CONFIG_SYS_THUMB_BUILD
13
Pavel Machek5e2d70a2014-09-08 14:08:45 +020014/*
15 * High level configuration
16 */
Marek Vasut7d6dc602014-12-30 21:29:35 +010017#define CONFIG_DISPLAY_BOARDINFO_LATE
Marek Vasutdc495ae2015-07-22 05:40:12 +020018#define CONFIG_ARCH_MISC_INIT
Marek Vasut54c282e2014-10-18 03:52:36 +020019#define CONFIG_ARCH_EARLY_INIT_R
Pavel Machek5e2d70a2014-09-08 14:08:45 +020020#define CONFIG_SYS_NO_FLASH
21#define CONFIG_CLOCKS
22
Marek Vasut375d0482015-07-09 03:41:53 +020023#define CONFIG_CRC32_VERIFY
24
Pavel Machek5e2d70a2014-09-08 14:08:45 +020025#define CONFIG_SYS_BOOTMAPSZ (64 * 1024 * 1024)
26
27#define CONFIG_TIMESTAMP /* Print image info with timestamp */
28
Marek Vasut621ea082016-02-11 13:59:46 +010029/* add target to build it automatically upon "make" */
30#define CONFIG_BUILD_TARGET "u-boot-with-spl.sfp"
31
Pavel Machek5e2d70a2014-09-08 14:08:45 +020032/*
33 * Memory configurations
34 */
35#define CONFIG_NR_DRAM_BANKS 1
36#define PHYS_SDRAM_1 0x0
Marek Vasut40f1d6b2014-11-04 04:25:09 +010037#define CONFIG_SYS_MALLOC_LEN (64 * 1024 * 1024)
Pavel Machek5e2d70a2014-09-08 14:08:45 +020038#define CONFIG_SYS_MEMTEST_START PHYS_SDRAM_1
39#define CONFIG_SYS_MEMTEST_END PHYS_SDRAM_1_SIZE
40
41#define CONFIG_SYS_INIT_RAM_ADDR 0xFFFF0000
Marek Vasutffb8e7f2015-07-12 15:23:28 +020042#define CONFIG_SYS_INIT_RAM_SIZE 0x10000
43#define CONFIG_SYS_INIT_SP_OFFSET \
44 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
45#define CONFIG_SYS_INIT_SP_ADDR \
46 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
Pavel Machek5e2d70a2014-09-08 14:08:45 +020047
48#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
49#ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET
50#define CONFIG_SYS_TEXT_BASE 0x08000040
51#else
52#define CONFIG_SYS_TEXT_BASE 0x01000040
53#endif
54
55/*
56 * U-Boot general configurations
57 */
58#define CONFIG_SYS_LONGHELP
59#define CONFIG_SYS_CBSIZE 1024 /* Console I/O buffer size */
60#define CONFIG_SYS_PBSIZE \
61 (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
62 /* Print buffer size */
63#define CONFIG_SYS_MAXARGS 32 /* Max number of command args */
64#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
65 /* Boot argument buffer size */
Pavel Machek5e2d70a2014-09-08 14:08:45 +020066#define CONFIG_AUTO_COMPLETE /* Command auto complete */
67#define CONFIG_CMDLINE_EDITING /* Command history etc */
Pavel Machek5e2d70a2014-09-08 14:08:45 +020068
Marek Vasut4a065842015-12-05 20:08:21 +010069#ifndef CONFIG_SYS_HOSTNAME
70#define CONFIG_SYS_HOSTNAME CONFIG_SYS_BOARD
71#endif
72
Pavel Machek5e2d70a2014-09-08 14:08:45 +020073/*
74 * Cache
75 */
Pavel Machek5e2d70a2014-09-08 14:08:45 +020076#define CONFIG_SYS_L2_PL310
77#define CONFIG_SYS_PL310_BASE SOCFPGA_MPUL2_ADDRESS
78
79/*
Dinh Nguyen06e36ea2015-06-02 22:52:50 -050080 * SDRAM controller
81 */
82#define CONFIG_ALTERA_SDRAM
83
84/*
Marek Vasutccc5c242014-09-27 01:18:29 +020085 * EPCS/EPCQx1 Serial Flash Controller
86 */
87#ifdef CONFIG_ALTERA_SPI
Marek Vasutccc5c242014-09-27 01:18:29 +020088#define CONFIG_SF_DEFAULT_SPEED 30000000
Marek Vasutccc5c242014-09-27 01:18:29 +020089/*
90 * The base address is configurable in QSys, each board must specify the
91 * base address based on it's particular FPGA configuration. Please note
92 * that the address here is incremented by 0x400 from the Base address
93 * selected in QSys, since the SPI registers are at offset +0x400.
94 * #define CONFIG_SYS_SPI_BASE 0xff240400
95 */
96#endif
97
98/*
Pavel Machek5e2d70a2014-09-08 14:08:45 +020099 * Ethernet on SoC (EMAC)
100 */
101#if defined(CONFIG_CMD_NET) && !defined(CONFIG_SOCFPGA_VIRTUAL_TARGET)
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200102#define CONFIG_DW_ALTDESCRIPTOR
103#define CONFIG_MII
104#define CONFIG_AUTONEG_TIMEOUT (15 * CONFIG_SYS_HZ)
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200105#define CONFIG_PHY_GIGE
106#endif
107
108/*
109 * FPGA Driver
110 */
111#ifdef CONFIG_CMD_FPGA
112#define CONFIG_FPGA
113#define CONFIG_FPGA_ALTERA
114#define CONFIG_FPGA_SOCFPGA
115#define CONFIG_FPGA_COUNT 1
116#endif
117
118/*
119 * L4 OSC1 Timer 0
120 */
121/* This timer uses eosc1, whose clock frequency is fixed at any condition. */
122#define CONFIG_SYS_TIMERBASE SOCFPGA_OSC1TIMER0_ADDRESS
123#define CONFIG_SYS_TIMER_COUNTS_DOWN
124#define CONFIG_SYS_TIMER_COUNTER (CONFIG_SYS_TIMERBASE + 0x4)
125#ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET
126#define CONFIG_SYS_TIMER_RATE 2400000
127#else
128#define CONFIG_SYS_TIMER_RATE 25000000
129#endif
130
131/*
132 * L4 Watchdog
133 */
134#ifdef CONFIG_HW_WATCHDOG
135#define CONFIG_DESIGNWARE_WATCHDOG
136#define CONFIG_DW_WDT_BASE SOCFPGA_L4WD0_ADDRESS
137#define CONFIG_DW_WDT_CLOCK_KHZ 25000
Stefan Roese3bfb5912014-12-19 13:49:10 +0100138#define CONFIG_HW_WATCHDOG_TIMEOUT_MS 30000
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200139#endif
140
141/*
142 * MMC Driver
143 */
144#ifdef CONFIG_CMD_MMC
145#define CONFIG_MMC
146#define CONFIG_BOUNCE_BUFFER
147#define CONFIG_GENERIC_MMC
148#define CONFIG_DWMMC
149#define CONFIG_SOCFPGA_DWMMC
150#define CONFIG_SOCFPGA_DWMMC_FIFO_DEPTH 1024
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200151/* FIXME */
152/* using smaller max blk cnt to avoid flooding the limited stack we have */
153#define CONFIG_SYS_MMC_MAX_BLK_COUNT 256 /* FIXME -- SPL only? */
154#endif
155
Stefan Roese9a468c02014-11-07 12:37:52 +0100156/*
Marek Vasut7e442d92015-12-20 04:00:46 +0100157 * NAND Support
158 */
159#ifdef CONFIG_NAND_DENALI
160#define CONFIG_SYS_MAX_NAND_DEVICE 1
161#define CONFIG_SYS_NAND_MAX_CHIPS 1
162#define CONFIG_SYS_NAND_ONFI_DETECTION
163#define CONFIG_NAND_DENALI_ECC_SIZE 512
164#define CONFIG_SYS_NAND_REGS_BASE SOCFPGA_NANDREGS_ADDRESS
165#define CONFIG_SYS_NAND_DATA_BASE SOCFPGA_NANDDATA_ADDRESS
166#define CONFIG_SYS_NAND_BASE (CONFIG_SYS_NAND_DATA_BASE + 0x10)
167#endif
168
169/*
Stefan Roese623a5412014-10-30 09:33:13 +0100170 * I2C support
171 */
172#define CONFIG_SYS_I2C
Stefan Roese623a5412014-10-30 09:33:13 +0100173#define CONFIG_SYS_I2C_BUS_MAX 4
174#define CONFIG_SYS_I2C_BASE SOCFPGA_I2C0_ADDRESS
175#define CONFIG_SYS_I2C_BASE1 SOCFPGA_I2C1_ADDRESS
176#define CONFIG_SYS_I2C_BASE2 SOCFPGA_I2C2_ADDRESS
177#define CONFIG_SYS_I2C_BASE3 SOCFPGA_I2C3_ADDRESS
178/* Using standard mode which the speed up to 100Kb/s */
179#define CONFIG_SYS_I2C_SPEED 100000
180#define CONFIG_SYS_I2C_SPEED1 100000
181#define CONFIG_SYS_I2C_SPEED2 100000
182#define CONFIG_SYS_I2C_SPEED3 100000
183/* Address of device when used as slave */
184#define CONFIG_SYS_I2C_SLAVE 0x02
185#define CONFIG_SYS_I2C_SLAVE1 0x02
186#define CONFIG_SYS_I2C_SLAVE2 0x02
187#define CONFIG_SYS_I2C_SLAVE3 0x02
188#ifndef __ASSEMBLY__
189/* Clock supplied to I2C controller in unit of MHz */
190unsigned int cm_get_l4_sp_clk_hz(void);
191#define IC_CLK (cm_get_l4_sp_clk_hz() / 1000000)
192#endif
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200193
194/*
Stefan Roese9a468c02014-11-07 12:37:52 +0100195 * QSPI support
196 */
Stefan Roese9a468c02014-11-07 12:37:52 +0100197/* Enable multiple SPI NOR flash manufacturers */
Marek Vasutddcd2bf2015-07-21 16:17:39 +0200198#ifndef CONFIG_SPL_BUILD
Stefan Roese9a468c02014-11-07 12:37:52 +0100199#define CONFIG_SPI_FLASH_MTD
Marek Vasut46378db2015-07-24 06:15:14 +0200200#define CONFIG_CMD_MTDPARTS
201#define CONFIG_MTD_DEVICE
202#define CONFIG_MTD_PARTITIONS
Chin Liang See6f02ac42015-12-21 23:01:51 +0800203#define MTDIDS_DEFAULT "nor0=ff705000.spi.0"
Marek Vasutddcd2bf2015-07-21 16:17:39 +0200204#endif
Stefan Roese9a468c02014-11-07 12:37:52 +0100205/* QSPI reference clock */
206#ifndef __ASSEMBLY__
207unsigned int cm_get_qspi_controller_clk_hz(void);
208#define CONFIG_CQSPI_REF_CLK cm_get_qspi_controller_clk_hz()
209#endif
210#define CONFIG_CQSPI_DECODER 0
Stefan Roese9a468c02014-11-07 12:37:52 +0100211
Marek Vasutcabc3b42015-08-19 23:23:53 +0200212/*
213 * Designware SPI support
214 */
Stefan Roese8dc115b2014-11-07 13:50:34 +0100215
Stefan Roese9a468c02014-11-07 12:37:52 +0100216/*
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200217 * Serial Driver
218 */
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200219#define CONFIG_SYS_NS16550_SERIAL
220#define CONFIG_SYS_NS16550_REG_SIZE -4
221#define CONFIG_SYS_NS16550_COM1 SOCFPGA_UART0_ADDRESS
222#ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET
223#define CONFIG_SYS_NS16550_CLK 1000000
224#else
225#define CONFIG_SYS_NS16550_CLK 100000000
226#endif
227#define CONFIG_CONS_INDEX 1
228#define CONFIG_BAUDRATE 115200
229
230/*
Marek Vasut9f193122014-10-24 23:34:25 +0200231 * USB
232 */
233#ifdef CONFIG_CMD_USB
234#define CONFIG_USB_DWC2
Marek Vasut9f193122014-10-24 23:34:25 +0200235#endif
236
237/*
Marek Vasut40f1d6b2014-11-04 04:25:09 +0100238 * USB Gadget (DFU, UMS)
239 */
240#if defined(CONFIG_CMD_DFU) || defined(CONFIG_CMD_USB_MASS_STORAGE)
Paul Kocialkowski045d6052015-06-12 19:56:58 +0200241#define CONFIG_USB_FUNCTION_MASS_STORAGE
Marek Vasut40f1d6b2014-11-04 04:25:09 +0100242
Marek Vasut40f1d6b2014-11-04 04:25:09 +0100243#define CONFIG_SYS_DFU_DATA_BUF_SIZE (32 * 1024 * 1024)
244#define DFU_DEFAULT_POLL_TIMEOUT 300
245
246/* USB IDs */
Sam Protsenkob706ffd2016-04-13 14:20:30 +0300247#define CONFIG_G_DNL_UMS_VENDOR_NUM 0x0525
248#define CONFIG_G_DNL_UMS_PRODUCT_NUM 0xA4A5
Marek Vasut40f1d6b2014-11-04 04:25:09 +0100249#endif
250
251/*
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200252 * U-Boot environment
253 */
254#define CONFIG_SYS_CONSOLE_IS_IN_ENV
255#define CONFIG_SYS_CONSOLE_OVERWRITE_ROUTINE
256#define CONFIG_SYS_CONSOLE_ENV_OVERWRITE
Stefan Roesec0c00982016-03-03 16:57:38 +0100257#if !defined(CONFIG_ENV_SIZE)
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200258#define CONFIG_ENV_SIZE 4096
Stefan Roesec0c00982016-03-03 16:57:38 +0100259#endif
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200260
Chin Liang Seefb73f6d2015-12-21 21:02:45 +0800261/* Environment for SDMMC boot */
262#if defined(CONFIG_ENV_IS_IN_MMC) && !defined(CONFIG_ENV_OFFSET)
263#define CONFIG_SYS_MMC_ENV_DEV 0 /* device 0 */
264#define CONFIG_ENV_OFFSET 512 /* just after the MBR */
265#endif
266
Chin Liang See713e5b12016-02-24 16:50:22 +0800267/* Environment for QSPI boot */
268#if defined(CONFIG_ENV_IS_IN_SPI_FLASH) && !defined(CONFIG_ENV_OFFSET)
269#define CONFIG_ENV_OFFSET 0x00100000
270#define CONFIG_ENV_SECT_SIZE (64 * 1024)
271#endif
272
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200273/*
Chin Liang See6f02ac42015-12-21 23:01:51 +0800274 * mtd partitioning for serial NOR flash
275 *
276 * device nor0 <ff705000.spi.0>, # parts = 6
277 * #: name size offset mask_flags
278 * 0: u-boot 0x00100000 0x00000000 0
279 * 1: env1 0x00040000 0x00100000 0
280 * 2: env2 0x00040000 0x00140000 0
281 * 3: UBI 0x03e80000 0x00180000 0
282 * 4: boot 0x00e80000 0x00180000 0
283 * 5: rootfs 0x01000000 0x01000000 0
284 *
285 */
286#if defined(CONFIG_CMD_SF) && !defined(MTDPARTS_DEFAULT)
287#define MTDPARTS_DEFAULT "mtdparts=ff705000.spi.0:"\
288 "1m(u-boot)," \
289 "256k(env1)," \
290 "256k(env2)," \
291 "14848k(boot)," \
292 "16m(rootfs)," \
293 "-@1536k(UBI)\0"
294#endif
295
Chin Liang Seed245dfc2015-12-22 15:32:26 +0800296/* UBI and UBIFS support */
297#if defined(CONFIG_CMD_SF) || defined(CONFIG_CMD_NAND)
Chin Liang Seed245dfc2015-12-22 15:32:26 +0800298#define CONFIG_CMD_UBIFS
299#define CONFIG_RBTREE
300#define CONFIG_LZO
301#endif
302
Chin Liang See6f02ac42015-12-21 23:01:51 +0800303/*
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200304 * SPL
Marek Vasutea0123c2014-10-16 12:25:40 +0200305 *
306 * SRAM Memory layout:
307 *
308 * 0xFFFF_0000 ...... Start of SRAM
309 * 0xFFFF_xxxx ...... Top of stack (grows down)
310 * 0xFFFF_yyyy ...... Malloc area
311 * 0xFFFF_zzzz ...... Global Data
312 * 0xFFFF_FF00 ...... End of SRAM
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200313 */
314#define CONFIG_SPL_FRAMEWORK
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200315#define CONFIG_SPL_RAM_DEVICE
Marek Vasutea0123c2014-10-16 12:25:40 +0200316#define CONFIG_SPL_TEXT_BASE CONFIG_SYS_INIT_RAM_ADDR
Dinh Nguyenb44d3fe2015-03-30 17:01:03 -0500317#define CONFIG_SPL_MAX_SIZE (64 * 1024)
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200318
Marek Vasut1029caf2015-07-10 00:04:23 +0200319/* SPL SDMMC boot support */
320#ifdef CONFIG_SPL_MMC_SUPPORT
321#if defined(CONFIG_SPL_FAT_SUPPORT) || defined(CONFIG_SPL_EXT_SUPPORT)
322#define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 2
323#define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot-dtb.img"
Marek Vasut1029caf2015-07-10 00:04:23 +0200324#else
Marek Vasutb14328e2016-06-23 18:14:50 +0200325#define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_PARTITION 1
Sylvain Lesne62821922016-06-01 11:14:54 +0200326#define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR 0x200 /* offset 512 sect (256k) */
Marek Vasut1029caf2015-07-10 00:04:23 +0200327#endif
328#endif
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200329
Marek Vasutcadf2f92015-07-21 07:50:03 +0200330/* SPL QSPI boot support */
331#ifdef CONFIG_SPL_SPI_SUPPORT
Marek Vasutcadf2f92015-07-21 07:50:03 +0200332#define CONFIG_SPL_SPI_LOAD
333#define CONFIG_SYS_SPI_U_BOOT_OFFS 0x40000
334#endif
335
Marek Vasut7e442d92015-12-20 04:00:46 +0100336/* SPL NAND boot support */
337#ifdef CONFIG_SPL_NAND_SUPPORT
338#define CONFIG_SYS_NAND_USE_FLASH_BBT
339#define CONFIG_SYS_NAND_BAD_BLOCK_POS 0
340#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x40000
341#endif
342
Dinh Nguyen757774a2015-03-30 17:01:12 -0500343/*
344 * Stack setup
345 */
346#define CONFIG_SPL_STACK CONFIG_SYS_INIT_SP_ADDR
347
Dinh Nguyenf593acd2015-12-03 16:05:59 -0600348#endif /* __CONFIG_SOCFPGA_COMMON_H__ */