blob: bed8600a94a109559744bc8283d5120c33b67a26 [file] [log] [blame]
Pavel Machek5e2d70a2014-09-08 14:08:45 +02001/*
2 * Copyright (C) 2012 Altera Corporation <www.altera.com>
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6#ifndef __CONFIG_SOCFPGA_CYCLONE5_COMMON_H__
7#define __CONFIG_SOCFPGA_CYCLONE5_COMMON_H__
8
9#define CONFIG_SYS_GENERIC_BOARD
10
11/* Virtual target or real hardware */
12#undef CONFIG_SOCFPGA_VIRTUAL_TARGET
13
Pavel Machek5e2d70a2014-09-08 14:08:45 +020014#define CONFIG_SYS_THUMB_BUILD
15
Pavel Machek5e2d70a2014-09-08 14:08:45 +020016/*
17 * High level configuration
18 */
19#define CONFIG_DISPLAY_CPUINFO
Marek Vasut7d6dc602014-12-30 21:29:35 +010020#define CONFIG_DISPLAY_BOARDINFO_LATE
Marek Vasutdc495ae2015-07-22 05:40:12 +020021#define CONFIG_ARCH_MISC_INIT
Marek Vasut54c282e2014-10-18 03:52:36 +020022#define CONFIG_ARCH_EARLY_INIT_R
Pavel Machek5e2d70a2014-09-08 14:08:45 +020023#define CONFIG_SYS_NO_FLASH
24#define CONFIG_CLOCKS
25
26#define CONFIG_FIT
27#define CONFIG_OF_LIBFDT
28#define CONFIG_SYS_BOOTMAPSZ (64 * 1024 * 1024)
29
30#define CONFIG_TIMESTAMP /* Print image info with timestamp */
31
32/*
33 * Memory configurations
34 */
35#define CONFIG_NR_DRAM_BANKS 1
36#define PHYS_SDRAM_1 0x0
Marek Vasut40f1d6b2014-11-04 04:25:09 +010037#define CONFIG_SYS_MALLOC_LEN (64 * 1024 * 1024)
Pavel Machek5e2d70a2014-09-08 14:08:45 +020038#define CONFIG_SYS_MEMTEST_START PHYS_SDRAM_1
39#define CONFIG_SYS_MEMTEST_END PHYS_SDRAM_1_SIZE
40
41#define CONFIG_SYS_INIT_RAM_ADDR 0xFFFF0000
Dinh Nguyen17d79d22015-03-30 17:01:13 -050042#define CONFIG_SYS_INIT_RAM_SIZE (0x10000 - CONFIG_SYS_SPL_MALLOC_SIZE)
Pavel Machek5e2d70a2014-09-08 14:08:45 +020043#define CONFIG_SYS_INIT_SP_ADDR \
44 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_RAM_SIZE - \
45 GENERATED_GBL_DATA_SIZE)
46
47#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
48#ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET
49#define CONFIG_SYS_TEXT_BASE 0x08000040
50#else
51#define CONFIG_SYS_TEXT_BASE 0x01000040
52#endif
53
54/*
55 * U-Boot general configurations
56 */
57#define CONFIG_SYS_LONGHELP
58#define CONFIG_SYS_CBSIZE 1024 /* Console I/O buffer size */
59#define CONFIG_SYS_PBSIZE \
60 (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
61 /* Print buffer size */
62#define CONFIG_SYS_MAXARGS 32 /* Max number of command args */
63#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
64 /* Boot argument buffer size */
65#define CONFIG_VERSION_VARIABLE /* U-BOOT version */
66#define CONFIG_AUTO_COMPLETE /* Command auto complete */
67#define CONFIG_CMDLINE_EDITING /* Command history etc */
68#define CONFIG_SYS_HUSH_PARSER
69
70/*
71 * Cache
72 */
73#define CONFIG_SYS_ARM_CACHE_WRITEALLOC
74#define CONFIG_SYS_CACHELINE_SIZE 32
75#define CONFIG_SYS_L2_PL310
76#define CONFIG_SYS_PL310_BASE SOCFPGA_MPUL2_ADDRESS
77
78/*
Dinh Nguyen06e36ea2015-06-02 22:52:50 -050079 * SDRAM controller
80 */
81#define CONFIG_ALTERA_SDRAM
82
83/*
Marek Vasutccc5c242014-09-27 01:18:29 +020084 * EPCS/EPCQx1 Serial Flash Controller
85 */
86#ifdef CONFIG_ALTERA_SPI
87#define CONFIG_CMD_SPI
88#define CONFIG_CMD_SF
89#define CONFIG_SF_DEFAULT_SPEED 30000000
Marek Vasutccc5c242014-09-27 01:18:29 +020090#define CONFIG_SPI_FLASH_STMICRO
91#define CONFIG_SPI_FLASH_BAR
92/*
93 * The base address is configurable in QSys, each board must specify the
94 * base address based on it's particular FPGA configuration. Please note
95 * that the address here is incremented by 0x400 from the Base address
96 * selected in QSys, since the SPI registers are at offset +0x400.
97 * #define CONFIG_SYS_SPI_BASE 0xff240400
98 */
99#endif
100
101/*
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200102 * Ethernet on SoC (EMAC)
103 */
104#if defined(CONFIG_CMD_NET) && !defined(CONFIG_SOCFPGA_VIRTUAL_TARGET)
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200105#define CONFIG_DW_ALTDESCRIPTOR
106#define CONFIG_MII
107#define CONFIG_AUTONEG_TIMEOUT (15 * CONFIG_SYS_HZ)
108#define CONFIG_PHYLIB
109#define CONFIG_PHY_GIGE
110#endif
111
112/*
113 * FPGA Driver
114 */
115#ifdef CONFIG_CMD_FPGA
116#define CONFIG_FPGA
117#define CONFIG_FPGA_ALTERA
118#define CONFIG_FPGA_SOCFPGA
119#define CONFIG_FPGA_COUNT 1
120#endif
121
122/*
123 * L4 OSC1 Timer 0
124 */
125/* This timer uses eosc1, whose clock frequency is fixed at any condition. */
126#define CONFIG_SYS_TIMERBASE SOCFPGA_OSC1TIMER0_ADDRESS
127#define CONFIG_SYS_TIMER_COUNTS_DOWN
128#define CONFIG_SYS_TIMER_COUNTER (CONFIG_SYS_TIMERBASE + 0x4)
129#ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET
130#define CONFIG_SYS_TIMER_RATE 2400000
131#else
132#define CONFIG_SYS_TIMER_RATE 25000000
133#endif
134
135/*
136 * L4 Watchdog
137 */
138#ifdef CONFIG_HW_WATCHDOG
139#define CONFIG_DESIGNWARE_WATCHDOG
140#define CONFIG_DW_WDT_BASE SOCFPGA_L4WD0_ADDRESS
141#define CONFIG_DW_WDT_CLOCK_KHZ 25000
Stefan Roese3bfb5912014-12-19 13:49:10 +0100142#define CONFIG_HW_WATCHDOG_TIMEOUT_MS 30000
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200143#endif
144
145/*
146 * MMC Driver
147 */
148#ifdef CONFIG_CMD_MMC
149#define CONFIG_MMC
150#define CONFIG_BOUNCE_BUFFER
151#define CONFIG_GENERIC_MMC
152#define CONFIG_DWMMC
153#define CONFIG_SOCFPGA_DWMMC
154#define CONFIG_SOCFPGA_DWMMC_FIFO_DEPTH 1024
155#define CONFIG_SOCFPGA_DWMMC_DRVSEL 3
156#define CONFIG_SOCFPGA_DWMMC_SMPSEL 0
157/* FIXME */
158/* using smaller max blk cnt to avoid flooding the limited stack we have */
159#define CONFIG_SYS_MMC_MAX_BLK_COUNT 256 /* FIXME -- SPL only? */
160#endif
161
Stefan Roese9a468c02014-11-07 12:37:52 +0100162/*
Stefan Roese623a5412014-10-30 09:33:13 +0100163 * I2C support
164 */
165#define CONFIG_SYS_I2C
166#define CONFIG_SYS_I2C_DW
167#define CONFIG_SYS_I2C_BUS_MAX 4
168#define CONFIG_SYS_I2C_BASE SOCFPGA_I2C0_ADDRESS
169#define CONFIG_SYS_I2C_BASE1 SOCFPGA_I2C1_ADDRESS
170#define CONFIG_SYS_I2C_BASE2 SOCFPGA_I2C2_ADDRESS
171#define CONFIG_SYS_I2C_BASE3 SOCFPGA_I2C3_ADDRESS
172/* Using standard mode which the speed up to 100Kb/s */
173#define CONFIG_SYS_I2C_SPEED 100000
174#define CONFIG_SYS_I2C_SPEED1 100000
175#define CONFIG_SYS_I2C_SPEED2 100000
176#define CONFIG_SYS_I2C_SPEED3 100000
177/* Address of device when used as slave */
178#define CONFIG_SYS_I2C_SLAVE 0x02
179#define CONFIG_SYS_I2C_SLAVE1 0x02
180#define CONFIG_SYS_I2C_SLAVE2 0x02
181#define CONFIG_SYS_I2C_SLAVE3 0x02
182#ifndef __ASSEMBLY__
183/* Clock supplied to I2C controller in unit of MHz */
184unsigned int cm_get_l4_sp_clk_hz(void);
185#define IC_CLK (cm_get_l4_sp_clk_hz() / 1000000)
186#endif
187#define CONFIG_CMD_I2C
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200188
189/*
Stefan Roese9a468c02014-11-07 12:37:52 +0100190 * QSPI support
191 */
192#ifdef CONFIG_OF_CONTROL /* QSPI is controlled via DT */
Stefan Roese9a468c02014-11-07 12:37:52 +0100193#define CONFIG_CADENCE_QSPI
194/* Enable multiple SPI NOR flash manufacturers */
Stefan Roese9a468c02014-11-07 12:37:52 +0100195#define CONFIG_SPI_FLASH_STMICRO /* Micron/Numonyx flash */
196#define CONFIG_SPI_FLASH_SPANSION /* Spansion flash */
197#define CONFIG_SPI_FLASH_MTD
198/* QSPI reference clock */
199#ifndef __ASSEMBLY__
200unsigned int cm_get_qspi_controller_clk_hz(void);
201#define CONFIG_CQSPI_REF_CLK cm_get_qspi_controller_clk_hz()
202#endif
203#define CONFIG_CQSPI_DECODER 0
204#define CONFIG_CMD_SF
205#endif
206
Stefan Roese8dc115b2014-11-07 13:50:34 +0100207#ifdef CONFIG_OF_CONTROL /* DW SPI is controlled via DT */
Stefan Roese8dc115b2014-11-07 13:50:34 +0100208#define CONFIG_DESIGNWARE_SPI
Stefan Roese8dc115b2014-11-07 13:50:34 +0100209#define CONFIG_CMD_SPI
210#endif
211
Stefan Roese9a468c02014-11-07 12:37:52 +0100212/*
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200213 * Serial Driver
214 */
215#define CONFIG_SYS_NS16550
216#define CONFIG_SYS_NS16550_SERIAL
217#define CONFIG_SYS_NS16550_REG_SIZE -4
218#define CONFIG_SYS_NS16550_COM1 SOCFPGA_UART0_ADDRESS
219#ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET
220#define CONFIG_SYS_NS16550_CLK 1000000
221#else
222#define CONFIG_SYS_NS16550_CLK 100000000
223#endif
224#define CONFIG_CONS_INDEX 1
225#define CONFIG_BAUDRATE 115200
226
227/*
Marek Vasut9f193122014-10-24 23:34:25 +0200228 * USB
229 */
230#ifdef CONFIG_CMD_USB
231#define CONFIG_USB_DWC2
232#define CONFIG_USB_STORAGE
233/*
234 * NOTE: User must define either of the following to select which
235 * of the two USB controllers available on SoCFPGA to use.
236 * The DWC2 driver doesn't support multiple USB controllers.
237 * #define CONFIG_USB_DWC2_REG_ADDR SOCFPGA_USB0_ADDRESS
238 * #define CONFIG_USB_DWC2_REG_ADDR SOCFPGA_USB1_ADDRESS
239 */
240#endif
241
242/*
Marek Vasut40f1d6b2014-11-04 04:25:09 +0100243 * USB Gadget (DFU, UMS)
244 */
245#if defined(CONFIG_CMD_DFU) || defined(CONFIG_CMD_USB_MASS_STORAGE)
246#define CONFIG_USB_GADGET
247#define CONFIG_USB_GADGET_S3C_UDC_OTG
248#define CONFIG_USB_GADGET_DUALSPEED
249#define CONFIG_USB_GADGET_VBUS_DRAW 2
250
251/* USB Composite download gadget - g_dnl */
Paul Kocialkowski045d6052015-06-12 19:56:58 +0200252#define CONFIG_USB_GADGET_DOWNLOAD
253#define CONFIG_USB_FUNCTION_MASS_STORAGE
Marek Vasut40f1d6b2014-11-04 04:25:09 +0100254
Paul Kocialkowski045d6052015-06-12 19:56:58 +0200255#define CONFIG_USB_FUNCTION_DFU
Marek Vasut40f1d6b2014-11-04 04:25:09 +0100256#define CONFIG_DFU_MMC
257#define CONFIG_SYS_DFU_DATA_BUF_SIZE (32 * 1024 * 1024)
258#define DFU_DEFAULT_POLL_TIMEOUT 300
259
260/* USB IDs */
261#define CONFIG_G_DNL_VENDOR_NUM 0x0525 /* NetChip */
262#define CONFIG_G_DNL_PRODUCT_NUM 0xA4A5 /* Linux-USB File-backed Storage Gadget */
263#define CONFIG_G_DNL_UMS_VENDOR_NUM CONFIG_G_DNL_VENDOR_NUM
264#define CONFIG_G_DNL_UMS_PRODUCT_NUM CONFIG_G_DNL_PRODUCT_NUM
265#ifndef CONFIG_G_DNL_MANUFACTURER
266#define CONFIG_G_DNL_MANUFACTURER "Altera"
267#endif
268#endif
269
270/*
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200271 * U-Boot environment
272 */
273#define CONFIG_SYS_CONSOLE_IS_IN_ENV
274#define CONFIG_SYS_CONSOLE_OVERWRITE_ROUTINE
275#define CONFIG_SYS_CONSOLE_ENV_OVERWRITE
276#define CONFIG_ENV_IS_NOWHERE
277#define CONFIG_ENV_SIZE 4096
278
279/*
280 * SPL
Marek Vasutea0123c2014-10-16 12:25:40 +0200281 *
282 * SRAM Memory layout:
283 *
284 * 0xFFFF_0000 ...... Start of SRAM
285 * 0xFFFF_xxxx ...... Top of stack (grows down)
286 * 0xFFFF_yyyy ...... Malloc area
287 * 0xFFFF_zzzz ...... Global Data
288 * 0xFFFF_FF00 ...... End of SRAM
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200289 */
290#define CONFIG_SPL_FRAMEWORK
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200291#define CONFIG_SPL_RAM_DEVICE
Marek Vasutea0123c2014-10-16 12:25:40 +0200292#define CONFIG_SPL_TEXT_BASE CONFIG_SYS_INIT_RAM_ADDR
293#define CONFIG_SYS_SPL_MALLOC_START CONFIG_SYS_INIT_SP_ADDR
294#define CONFIG_SYS_SPL_MALLOC_SIZE (5 * 1024)
Dinh Nguyenb44d3fe2015-03-30 17:01:03 -0500295#define CONFIG_SPL_MAX_SIZE (64 * 1024)
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200296
297#define CHUNKSZ_CRC32 (1 * 1024) /* FIXME: ewww */
298#define CONFIG_CRC32_VERIFY
299
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200300#define CONFIG_SPL_LIBCOMMON_SUPPORT
301#define CONFIG_SPL_LIBGENERIC_SUPPORT
302#define CONFIG_SPL_WATCHDOG_SUPPORT
303#define CONFIG_SPL_SERIAL_SUPPORT
Marek Vasut1029caf2015-07-10 00:04:23 +0200304#define CONFIG_SPL_MMC_SUPPORT
Marek Vasutcadf2f92015-07-21 07:50:03 +0200305#define CONFIG_SPL_SPI_SUPPORT
Marek Vasut1029caf2015-07-10 00:04:23 +0200306
307/* SPL SDMMC boot support */
308#ifdef CONFIG_SPL_MMC_SUPPORT
309#if defined(CONFIG_SPL_FAT_SUPPORT) || defined(CONFIG_SPL_EXT_SUPPORT)
310#define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 2
311#define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot-dtb.img"
312#define CONFIG_SPL_LIBDISK_SUPPORT
313#else
314#define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 3
315#define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR 0xa00 /* offset 2560 sect (1M+256k) */
316#define CONFIG_SYS_U_BOOT_MAX_SIZE_SECTORS 800 /* 400 KB */
317#endif
318#endif
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200319
Marek Vasutcadf2f92015-07-21 07:50:03 +0200320/* SPL QSPI boot support */
321#ifdef CONFIG_SPL_SPI_SUPPORT
322#define CONFIG_DM_SEQ_ALIAS 1
323#define CONFIG_SPL_SPI_FLASH_SUPPORT
324#define CONFIG_SPL_SPI_LOAD
325#define CONFIG_SYS_SPI_U_BOOT_OFFS 0x40000
326#endif
327
Dinh Nguyen757774a2015-03-30 17:01:12 -0500328/*
329 * Stack setup
330 */
331#define CONFIG_SPL_STACK CONFIG_SYS_INIT_SP_ADDR
332
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200333#ifdef CONFIG_SPL_BUILD
334#undef CONFIG_PARTITIONS
335#endif
336
337#endif /* __CONFIG_SOCFPGA_CYCLONE5_COMMON_H__ */