blob: fc7bee4d00b0fab58432b70ad7512241a4a6a307 [file] [log] [blame]
Lokesh Vutlac7bfb852018-08-27 15:57:11 +05301/* SPDX-License-Identifier: GPL-2.0+ */
2/*
Nishanth Menoneaa39c62023-11-01 15:56:03 -05003 * Copyright (C) 2018 Texas Instruments Incorporated - https://www.ti.com/
Lokesh Vutlac7bfb852018-08-27 15:57:11 +05304 * Lokesh Vutla <lokeshvutla@ti.com>
5 */
6#ifndef _ASM_ARCH_HARDWARE_H_
7#define _ASM_ARCH_HARDWARE_H_
8
Andrew Davis7d194c92023-04-06 11:38:11 -05009#include <asm/io.h>
10
Jayesh Choudhary5060b872024-06-12 14:41:10 +053011#ifdef CONFIG_SOC_K3_AM625
12#include "am62_hardware.h"
Lokesh Vutlac7bfb852018-08-27 15:57:11 +053013#endif
Lokesh Vutla6edde292019-06-13 10:29:43 +053014
Jayesh Choudhary5060b872024-06-12 14:41:10 +053015#ifdef CONFIG_SOC_K3_AM62A7
16#include "am62a_hardware.h"
Lokesh Vutla6edde292019-06-13 10:29:43 +053017#endif
Lokesh Vutlaa04cf3b2019-09-27 13:32:11 +053018
Jayesh Choudhary5060b872024-06-12 14:41:10 +053019#ifdef CONFIG_SOC_K3_AM62P5
20#include "am62p_hardware.h"
David Huang61098202022-01-25 20:56:31 +053021#endif
22
Keerthy05d670e2021-04-23 11:27:33 -050023#ifdef CONFIG_SOC_K3_AM642
24#include "am64_hardware.h"
25#endif
26
Jayesh Choudhary5060b872024-06-12 14:41:10 +053027#ifdef CONFIG_SOC_K3_AM654
28#include "am6_hardware.h"
Suman Anna27fa4122022-05-25 13:38:42 +053029#endif
30
Jayesh Choudhary5060b872024-06-12 14:41:10 +053031#ifdef CONFIG_SOC_K3_J721E
32#include "j721e_hardware.h"
33#endif
34
Andrew Davisbb6cc992025-03-19 13:54:58 -050035#ifdef CONFIG_SOC_K3_J7200
36#include "j721e_hardware.h"
37#endif
38
Jayesh Choudhary5060b872024-06-12 14:41:10 +053039#ifdef CONFIG_SOC_K3_J721S2
40#include "j721s2_hardware.h"
Bryan Brattlofdaa39a62022-11-03 19:13:55 -050041#endif
42
Jayesh Choudhary732d2ff2024-06-12 14:41:18 +053043#ifdef CONFIG_SOC_K3_J722S
44#include "j722s_hardware.h"
45#endif
46
Apurva Nandan67ebc302024-02-24 01:51:41 +053047#ifdef CONFIG_SOC_K3_J784S4
48#include "j784s4_hardware.h"
49#endif
50
Bryan Brattlofa4d5cc22024-03-12 15:20:24 -050051
Lokesh Vutlaa04cf3b2019-09-27 13:32:11 +053052/* Assuming these addresses and definitions stay common across K3 devices */
Andrew Davis990ec702022-10-07 14:22:05 -050053#define CTRLMMR_WKUP_JTAG_ID (WKUP_CTRL_MMR0_BASE + 0x14)
Lokesh Vutlaa04cf3b2019-09-27 13:32:11 +053054#define JTAG_ID_VARIANT_SHIFT 28
55#define JTAG_ID_VARIANT_MASK (0xf << 28)
56#define JTAG_ID_PARTNO_SHIFT 12
Lokesh Vutlab4075872020-04-17 13:43:53 +053057#define JTAG_ID_PARTNO_MASK (0xffff << 12)
Apurva Nandan73775da2024-02-24 01:51:42 +053058#define JTAG_ID_PARTNO_AM62AX 0xbb8d
Bryan Brattloff0f6ce12024-03-12 15:20:19 -050059#define JTAG_ID_PARTNO_AM62PX 0xbb9d
Apurva Nandan73775da2024-02-24 01:51:42 +053060#define JTAG_ID_PARTNO_AM62X 0xbb7e
61#define JTAG_ID_PARTNO_AM64X 0xbb38
Andrew Davis7d194c92023-04-06 11:38:11 -050062#define JTAG_ID_PARTNO_AM65X 0xbb5a
Andrew Davis7d194c92023-04-06 11:38:11 -050063#define JTAG_ID_PARTNO_J7200 0xbb6d
Apurva Nandan73775da2024-02-24 01:51:42 +053064#define JTAG_ID_PARTNO_J721E 0xbb64
Andrew Davis7d194c92023-04-06 11:38:11 -050065#define JTAG_ID_PARTNO_J721S2 0xbb75
Jayesh Choudharyef18f772024-06-12 14:41:12 +053066#define JTAG_ID_PARTNO_J722S 0xbba0
Apurva Nandan197dc2c2024-02-24 01:51:43 +053067#define JTAG_ID_PARTNO_J784S4 0xbb80
Andrew Davis7d194c92023-04-06 11:38:11 -050068
Manorit Chawdhry627f78c2025-03-17 10:24:23 +053069#define CTRLMMR_WKUP_JTAG_DEVICE_ID (WKUP_CTRL_MMR0_BASE + 0x18)
70#define JTAG_DEV_J742S2_PKG_MASK GENMASK(2, 0)
71#define JTAG_DEV_J742S2_PKG_SHIFT 0
72
73#define JTAG_ID_PKG_J742S2 0x7
74
Andrew Davis7d194c92023-04-06 11:38:11 -050075#define K3_SOC_ID(id, ID) \
76static inline bool soc_is_##id(void) \
77{ \
78 u32 soc = (readl(CTRLMMR_WKUP_JTAG_ID) & \
79 JTAG_ID_PARTNO_MASK) >> JTAG_ID_PARTNO_SHIFT; \
80 return soc == JTAG_ID_PARTNO_##ID; \
81}
Andrew Davis7d194c92023-04-06 11:38:11 -050082K3_SOC_ID(am62x, AM62X)
83K3_SOC_ID(am62ax, AM62AX)
Bryan Brattloff0f6ce12024-03-12 15:20:19 -050084K3_SOC_ID(am62px, AM62PX)
Jayesh Choudhary5060b872024-06-12 14:41:10 +053085K3_SOC_ID(am64x, AM64X)
86K3_SOC_ID(am65x, AM65X)
87K3_SOC_ID(j7200, J7200)
88K3_SOC_ID(j721e, J721E)
89K3_SOC_ID(j721s2, J721S2)
Jayesh Choudharyef18f772024-06-12 14:41:12 +053090K3_SOC_ID(j722s, J722S)
Andrew Davis7d194c92023-04-06 11:38:11 -050091
Andrew Davisf8c98362022-07-15 11:34:32 -050092#define K3_SEC_MGR_SYS_STATUS 0x44234100
93#define SYS_STATUS_DEV_TYPE_SHIFT 0
94#define SYS_STATUS_DEV_TYPE_MASK (0xf)
95#define SYS_STATUS_DEV_TYPE_GP 0x3
96#define SYS_STATUS_DEV_TYPE_TEST 0x5
97#define SYS_STATUS_DEV_TYPE_EMU 0x9
98#define SYS_STATUS_DEV_TYPE_HS 0xa
99#define SYS_STATUS_SUB_TYPE_SHIFT 8
100#define SYS_STATUS_SUB_TYPE_MASK (0xf << 8)
101#define SYS_STATUS_SUB_TYPE_VAL_FS 0xa
Lokesh Vutlaa04cf3b2019-09-27 13:32:11 +0530102
Andrew Davis990ec702022-10-07 14:22:05 -0500103/*
104 * The CTRL_MMR0 memory space is divided into several equally-spaced
105 * partitions, so defining the partition size allows us to determine
106 * register addresses common to those partitions.
107 */
108#define CTRL_MMR0_PARTITION_SIZE 0x4000
109
110/*
111 * CTRL_MMR0, WKUP_CTRL_MMR0, and MCU_CTRL_MMR0 lock/kick-mechanism
112 * shared register definitions. The same registers are also used for
113 * PADCFG_MMR lock/kick-mechanism.
114 */
115#define CTRLMMR_LOCK_KICK0 0x1008
116#define CTRLMMR_LOCK_KICK0_UNLOCK_VAL 0x68ef3490
117#define CTRLMMR_LOCK_KICK1 0x100c
118#define CTRLMMR_LOCK_KICK1_UNLOCK_VAL 0xd172bc5a
119
Lokesh Vutla8e7bd012020-08-05 22:44:22 +0530120#define K3_ROM_BOOT_HEADER_MAGIC "EXTBOOT"
121
122struct rom_extended_boot_data {
123 char header[8];
124 u32 num_components;
125};
126
Wadim Egorov3eab2062024-04-03 15:59:10 +0200127u32 get_boot_device(void);
Lokesh Vutlac7bfb852018-08-27 15:57:11 +0530128#endif /* _ASM_ARCH_HARDWARE_H_ */