blob: af982e70d171f77a647681c2d3e21e8e0b947ba5 [file] [log] [blame]
Lokesh Vutlac7bfb852018-08-27 15:57:11 +05301/* SPDX-License-Identifier: GPL-2.0+ */
2/*
Nishanth Menoneaa39c62023-11-01 15:56:03 -05003 * Copyright (C) 2018 Texas Instruments Incorporated - https://www.ti.com/
Lokesh Vutlac7bfb852018-08-27 15:57:11 +05304 * Lokesh Vutla <lokeshvutla@ti.com>
5 */
6#ifndef _ASM_ARCH_HARDWARE_H_
7#define _ASM_ARCH_HARDWARE_H_
8
Andrew Davis7d194c92023-04-06 11:38:11 -05009#include <asm/io.h>
10
Andrew Davis1be5e972022-07-15 10:25:27 -050011#ifdef CONFIG_SOC_K3_AM654
Lokesh Vutlac7bfb852018-08-27 15:57:11 +053012#include "am6_hardware.h"
13#endif
Lokesh Vutla6edde292019-06-13 10:29:43 +053014
15#ifdef CONFIG_SOC_K3_J721E
16#include "j721e_hardware.h"
17#endif
Lokesh Vutlaa04cf3b2019-09-27 13:32:11 +053018
David Huang61098202022-01-25 20:56:31 +053019#ifdef CONFIG_SOC_K3_J721S2
20#include "j721s2_hardware.h"
21#endif
22
Keerthy05d670e2021-04-23 11:27:33 -050023#ifdef CONFIG_SOC_K3_AM642
24#include "am64_hardware.h"
25#endif
26
Suman Anna27fa4122022-05-25 13:38:42 +053027#ifdef CONFIG_SOC_K3_AM625
28#include "am62_hardware.h"
29#endif
30
Bryan Brattlofdaa39a62022-11-03 19:13:55 -050031#ifdef CONFIG_SOC_K3_AM62A7
32#include "am62a_hardware.h"
33#endif
34
Apurva Nandan67ebc302024-02-24 01:51:41 +053035#ifdef CONFIG_SOC_K3_J784S4
36#include "j784s4_hardware.h"
37#endif
38
Bryan Brattlofa4d5cc22024-03-12 15:20:24 -050039#ifdef CONFIG_SOC_K3_AM62P5
40#include "am62p_hardware.h"
41#endif
42
Lokesh Vutlaa04cf3b2019-09-27 13:32:11 +053043/* Assuming these addresses and definitions stay common across K3 devices */
Andrew Davis990ec702022-10-07 14:22:05 -050044#define CTRLMMR_WKUP_JTAG_ID (WKUP_CTRL_MMR0_BASE + 0x14)
Lokesh Vutlaa04cf3b2019-09-27 13:32:11 +053045#define JTAG_ID_VARIANT_SHIFT 28
46#define JTAG_ID_VARIANT_MASK (0xf << 28)
47#define JTAG_ID_PARTNO_SHIFT 12
Lokesh Vutlab4075872020-04-17 13:43:53 +053048#define JTAG_ID_PARTNO_MASK (0xffff << 12)
Apurva Nandan73775da2024-02-24 01:51:42 +053049#define JTAG_ID_PARTNO_AM62AX 0xbb8d
Bryan Brattloff0f6ce12024-03-12 15:20:19 -050050#define JTAG_ID_PARTNO_AM62PX 0xbb9d
Apurva Nandan73775da2024-02-24 01:51:42 +053051#define JTAG_ID_PARTNO_AM62X 0xbb7e
52#define JTAG_ID_PARTNO_AM64X 0xbb38
Andrew Davis7d194c92023-04-06 11:38:11 -050053#define JTAG_ID_PARTNO_AM65X 0xbb5a
Andrew Davis7d194c92023-04-06 11:38:11 -050054#define JTAG_ID_PARTNO_J7200 0xbb6d
Apurva Nandan73775da2024-02-24 01:51:42 +053055#define JTAG_ID_PARTNO_J721E 0xbb64
Andrew Davis7d194c92023-04-06 11:38:11 -050056#define JTAG_ID_PARTNO_J721S2 0xbb75
Apurva Nandan197dc2c2024-02-24 01:51:43 +053057#define JTAG_ID_PARTNO_J784S4 0xbb80
Andrew Davis7d194c92023-04-06 11:38:11 -050058
59#define K3_SOC_ID(id, ID) \
60static inline bool soc_is_##id(void) \
61{ \
62 u32 soc = (readl(CTRLMMR_WKUP_JTAG_ID) & \
63 JTAG_ID_PARTNO_MASK) >> JTAG_ID_PARTNO_SHIFT; \
64 return soc == JTAG_ID_PARTNO_##ID; \
65}
66K3_SOC_ID(am65x, AM65X)
67K3_SOC_ID(j721e, J721E)
68K3_SOC_ID(j7200, J7200)
69K3_SOC_ID(am64x, AM64X)
70K3_SOC_ID(j721s2, J721S2)
71K3_SOC_ID(am62x, AM62X)
72K3_SOC_ID(am62ax, AM62AX)
Bryan Brattloff0f6ce12024-03-12 15:20:19 -050073K3_SOC_ID(am62px, AM62PX)
Andrew Davis7d194c92023-04-06 11:38:11 -050074
Andrew Davisf8c98362022-07-15 11:34:32 -050075#define K3_SEC_MGR_SYS_STATUS 0x44234100
76#define SYS_STATUS_DEV_TYPE_SHIFT 0
77#define SYS_STATUS_DEV_TYPE_MASK (0xf)
78#define SYS_STATUS_DEV_TYPE_GP 0x3
79#define SYS_STATUS_DEV_TYPE_TEST 0x5
80#define SYS_STATUS_DEV_TYPE_EMU 0x9
81#define SYS_STATUS_DEV_TYPE_HS 0xa
82#define SYS_STATUS_SUB_TYPE_SHIFT 8
83#define SYS_STATUS_SUB_TYPE_MASK (0xf << 8)
84#define SYS_STATUS_SUB_TYPE_VAL_FS 0xa
Lokesh Vutlaa04cf3b2019-09-27 13:32:11 +053085
Andrew Davis990ec702022-10-07 14:22:05 -050086/*
87 * The CTRL_MMR0 memory space is divided into several equally-spaced
88 * partitions, so defining the partition size allows us to determine
89 * register addresses common to those partitions.
90 */
91#define CTRL_MMR0_PARTITION_SIZE 0x4000
92
93/*
94 * CTRL_MMR0, WKUP_CTRL_MMR0, and MCU_CTRL_MMR0 lock/kick-mechanism
95 * shared register definitions. The same registers are also used for
96 * PADCFG_MMR lock/kick-mechanism.
97 */
98#define CTRLMMR_LOCK_KICK0 0x1008
99#define CTRLMMR_LOCK_KICK0_UNLOCK_VAL 0x68ef3490
100#define CTRLMMR_LOCK_KICK1 0x100c
101#define CTRLMMR_LOCK_KICK1_UNLOCK_VAL 0xd172bc5a
102
Lokesh Vutla8e7bd012020-08-05 22:44:22 +0530103#define K3_ROM_BOOT_HEADER_MAGIC "EXTBOOT"
104
105struct rom_extended_boot_data {
106 char header[8];
107 u32 num_components;
108};
109
Lokesh Vutlac7bfb852018-08-27 15:57:11 +0530110#endif /* _ASM_ARCH_HARDWARE_H_ */