blob: 9faf1d6ff064b5028004b8888f80b989c653bcb4 [file] [log] [blame]
Lokesh Vutlac7bfb852018-08-27 15:57:11 +05301/* SPDX-License-Identifier: GPL-2.0+ */
2/*
3 * Copyright (C) 2018 Texas Instruments Incorporated - http://www.ti.com/
4 * Lokesh Vutla <lokeshvutla@ti.com>
5 */
6#ifndef _ASM_ARCH_HARDWARE_H_
7#define _ASM_ARCH_HARDWARE_H_
8
Andrew Davis7d194c92023-04-06 11:38:11 -05009#include <asm/io.h>
10
Andrew Davis1be5e972022-07-15 10:25:27 -050011#ifdef CONFIG_SOC_K3_AM654
Lokesh Vutlac7bfb852018-08-27 15:57:11 +053012#include "am6_hardware.h"
13#endif
Lokesh Vutla6edde292019-06-13 10:29:43 +053014
15#ifdef CONFIG_SOC_K3_J721E
16#include "j721e_hardware.h"
17#endif
Lokesh Vutlaa04cf3b2019-09-27 13:32:11 +053018
David Huang61098202022-01-25 20:56:31 +053019#ifdef CONFIG_SOC_K3_J721S2
20#include "j721s2_hardware.h"
21#endif
22
Keerthy05d670e2021-04-23 11:27:33 -050023#ifdef CONFIG_SOC_K3_AM642
24#include "am64_hardware.h"
25#endif
26
Suman Anna27fa4122022-05-25 13:38:42 +053027#ifdef CONFIG_SOC_K3_AM625
28#include "am62_hardware.h"
29#endif
30
Bryan Brattlofdaa39a62022-11-03 19:13:55 -050031#ifdef CONFIG_SOC_K3_AM62A7
32#include "am62a_hardware.h"
33#endif
34
Lokesh Vutlaa04cf3b2019-09-27 13:32:11 +053035/* Assuming these addresses and definitions stay common across K3 devices */
Andrew Davis990ec702022-10-07 14:22:05 -050036#define CTRLMMR_WKUP_JTAG_ID (WKUP_CTRL_MMR0_BASE + 0x14)
Lokesh Vutlaa04cf3b2019-09-27 13:32:11 +053037#define JTAG_ID_VARIANT_SHIFT 28
38#define JTAG_ID_VARIANT_MASK (0xf << 28)
39#define JTAG_ID_PARTNO_SHIFT 12
Lokesh Vutlab4075872020-04-17 13:43:53 +053040#define JTAG_ID_PARTNO_MASK (0xffff << 12)
Andrew Davis7d194c92023-04-06 11:38:11 -050041#define JTAG_ID_PARTNO_AM65X 0xbb5a
42#define JTAG_ID_PARTNO_J721E 0xbb64
43#define JTAG_ID_PARTNO_J7200 0xbb6d
44#define JTAG_ID_PARTNO_AM64X 0xbb38
45#define JTAG_ID_PARTNO_J721S2 0xbb75
46#define JTAG_ID_PARTNO_AM62X 0xbb7e
47#define JTAG_ID_PARTNO_AM62AX 0xbb8d
48
49#define K3_SOC_ID(id, ID) \
50static inline bool soc_is_##id(void) \
51{ \
52 u32 soc = (readl(CTRLMMR_WKUP_JTAG_ID) & \
53 JTAG_ID_PARTNO_MASK) >> JTAG_ID_PARTNO_SHIFT; \
54 return soc == JTAG_ID_PARTNO_##ID; \
55}
56K3_SOC_ID(am65x, AM65X)
57K3_SOC_ID(j721e, J721E)
58K3_SOC_ID(j7200, J7200)
59K3_SOC_ID(am64x, AM64X)
60K3_SOC_ID(j721s2, J721S2)
61K3_SOC_ID(am62x, AM62X)
62K3_SOC_ID(am62ax, AM62AX)
63
Andrew Davisf8c98362022-07-15 11:34:32 -050064#define K3_SEC_MGR_SYS_STATUS 0x44234100
65#define SYS_STATUS_DEV_TYPE_SHIFT 0
66#define SYS_STATUS_DEV_TYPE_MASK (0xf)
67#define SYS_STATUS_DEV_TYPE_GP 0x3
68#define SYS_STATUS_DEV_TYPE_TEST 0x5
69#define SYS_STATUS_DEV_TYPE_EMU 0x9
70#define SYS_STATUS_DEV_TYPE_HS 0xa
71#define SYS_STATUS_SUB_TYPE_SHIFT 8
72#define SYS_STATUS_SUB_TYPE_MASK (0xf << 8)
73#define SYS_STATUS_SUB_TYPE_VAL_FS 0xa
Lokesh Vutlaa04cf3b2019-09-27 13:32:11 +053074
Andrew Davis990ec702022-10-07 14:22:05 -050075/*
76 * The CTRL_MMR0 memory space is divided into several equally-spaced
77 * partitions, so defining the partition size allows us to determine
78 * register addresses common to those partitions.
79 */
80#define CTRL_MMR0_PARTITION_SIZE 0x4000
81
82/*
83 * CTRL_MMR0, WKUP_CTRL_MMR0, and MCU_CTRL_MMR0 lock/kick-mechanism
84 * shared register definitions. The same registers are also used for
85 * PADCFG_MMR lock/kick-mechanism.
86 */
87#define CTRLMMR_LOCK_KICK0 0x1008
88#define CTRLMMR_LOCK_KICK0_UNLOCK_VAL 0x68ef3490
89#define CTRLMMR_LOCK_KICK1 0x100c
90#define CTRLMMR_LOCK_KICK1_UNLOCK_VAL 0xd172bc5a
91
Lokesh Vutla8e7bd012020-08-05 22:44:22 +053092#define K3_ROM_BOOT_HEADER_MAGIC "EXTBOOT"
93
94struct rom_extended_boot_data {
95 char header[8];
96 u32 num_components;
97};
98
Lokesh Vutlac7bfb852018-08-27 15:57:11 +053099#endif /* _ASM_ARCH_HARDWARE_H_ */