blob: d7e06d23ec4591530338bf4862476ad6742b536f [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Mingkai Huf354b532011-07-07 12:29:15 +08002/*
ramneek mehresh3d339632012-04-18 19:39:53 +00003 * Copyright 2011-2012 Freescale Semiconductor, Inc.
Rajesh Bhagataec38012021-11-09 16:30:38 +05304 * Copyright 2020-2021 NXP
Mingkai Huf354b532011-07-07 12:29:15 +08005 */
6
7/*
8 * P2041 RDB board configuration file
Scott Wooda1ef48c2012-08-14 10:14:51 +00009 * Also supports P2040 RDB
Mingkai Huf354b532011-07-07 12:29:15 +080010 */
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
Mingkai Huf354b532011-07-07 12:29:15 +080014#ifdef CONFIG_RAMBOOT_PBL
Simon Glass72cc5382022-10-20 18:22:39 -060015#define CONFIG_RAMBOOT_TEXT_BASE CONFIG_TEXT_BASE
Mingkai Huf354b532011-07-07 12:29:15 +080016#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
17#endif
18
Liu Gangb4611ee2012-08-09 05:10:03 +000019#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
Liu Gangd7b17a92012-08-09 05:09:59 +000020/* Set 1M boot space */
Simon Glass72cc5382022-10-20 18:22:39 -060021#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_TEXT_BASE & 0xfff00000)
Liu Gangb4611ee2012-08-09 05:10:03 +000022#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
23 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
Liu Gangd7b17a92012-08-09 05:09:59 +000024#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
Liu Gangd7b17a92012-08-09 05:09:59 +000025#endif
26
Mingkai Huf354b532011-07-07 12:29:15 +080027/* High Level Configuration Options */
Mingkai Huf354b532011-07-07 12:29:15 +080028
Mingkai Huf354b532011-07-07 12:29:15 +080029#ifndef CONFIG_RESET_VECTOR_ADDRESS
30#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
31#endif
32
Tom Rini0a2bac72022-11-16 13:10:29 -050033#define CFG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
Mingkai Huf354b532011-07-07 12:29:15 +080034
35#define CONFIG_SYS_SRIO
36#define CONFIG_SRIO1 /* SRIO port 1 */
37#define CONFIG_SRIO2 /* SRIO port 2 */
Liu Gang27afb9c2013-05-07 16:30:46 +080038#define CONFIG_SRIO_PCIE_BOOT_MASTER
Mingkai Huf354b532011-07-07 12:29:15 +080039
Shaohui Xieada02612011-09-13 17:55:11 +080040#ifndef __ASSEMBLY__
Simon Glassfb64e362020-05-10 11:40:09 -060041#include <linux/stringify.h>
Shaohui Xieada02612011-09-13 17:55:11 +080042#endif
Mingkai Huf354b532011-07-07 12:29:15 +080043
44/*
45 * These can be toggled for performance analysis, otherwise use default.
46 */
Mingkai Hufc25a552011-07-21 17:03:54 -050047#define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
Mingkai Huf354b532011-07-07 12:29:15 +080048
Mingkai Huf354b532011-07-07 12:29:15 +080049#define CONFIG_POST CONFIG_SYS_POST_MEMORY /* test POST memory test */
Mingkai Huf354b532011-07-07 12:29:15 +080050
51/*
52 * Config the L3 Cache as L3 SRAM
53 */
54#define CONFIG_SYS_INIT_L3_ADDR CONFIG_RAMBOOT_TEXT_BASE
55#ifdef CONFIG_PHYS_64BIT
56#define CONFIG_SYS_INIT_L3_ADDR_PHYS (0xf00000000ull | \
57 CONFIG_RAMBOOT_TEXT_BASE)
58#else
59#define CONFIG_SYS_INIT_L3_ADDR_PHYS CONFIG_SYS_INIT_L3_ADDR
60#endif
Mingkai Huf354b532011-07-07 12:29:15 +080061
Mingkai Huf354b532011-07-07 12:29:15 +080062#ifdef CONFIG_PHYS_64BIT
63#define CONFIG_SYS_DCSRBAR 0xf0000000
64#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
65#endif
66
Mingkai Huf354b532011-07-07 12:29:15 +080067/*
68 * DDR Setup
69 */
70#define CONFIG_VERY_BIG_RAM
71#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
Tom Rinibb4dd962022-11-16 13:10:37 -050072#define CFG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Mingkai Huf354b532011-07-07 12:29:15 +080073
Mingkai Huf354b532011-07-07 12:29:15 +080074#define SPD_EEPROM_ADDRESS 0x52
Tom Rinibb4dd962022-11-16 13:10:37 -050075#define CFG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
Mingkai Huf354b532011-07-07 12:29:15 +080076
77/*
78 * Local Bus Definitions
79 */
80
81/* Set the local bus clock 1/8 of platform clock */
82#define CONFIG_SYS_LBC_LCRR LCRR_CLKDIV_8
83
York Sun7664bfe2012-10-26 16:40:15 +000084/*
85 * This board doesn't have a promjet connector.
86 * However, it uses commone corenet board LAW and TLB.
87 * It is necessary to use the same start address with proper offset.
88 */
89#define CONFIG_SYS_FLASH_BASE 0xe0000000
Mingkai Huf354b532011-07-07 12:29:15 +080090#ifdef CONFIG_PHYS_64BIT
York Sun7664bfe2012-10-26 16:40:15 +000091#define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull
Mingkai Huf354b532011-07-07 12:29:15 +080092#else
93#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
94#endif
95
Mingkai Huf354b532011-07-07 12:29:15 +080096#define CONFIG_FSL_CPLD
97#define CPLD_BASE 0xffdf0000 /* CPLD registers */
98#ifdef CONFIG_PHYS_64BIT
99#define CPLD_BASE_PHYS 0xfffdf0000ull
100#else
101#define CPLD_BASE_PHYS CPLD_BASE
102#endif
103
Mingkai Huf354b532011-07-07 12:29:15 +0800104#define PIXIS_LBMAP_SWITCH 7
105#define PIXIS_LBMAP_MASK 0xf0
106#define PIXIS_LBMAP_SHIFT 4
107#define PIXIS_LBMAP_ALTBANK 0x40
108
Mingkai Huf354b532011-07-07 12:29:15 +0800109#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
110
Shaohui Xief8c49c12012-02-28 23:28:07 +0000111/* Nand Flash */
112#ifdef CONFIG_NAND_FSL_ELBC
Tom Rinib4213492022-11-12 17:36:51 -0500113#define CFG_SYS_NAND_BASE 0xffa00000
Shaohui Xief8c49c12012-02-28 23:28:07 +0000114#ifdef CONFIG_PHYS_64BIT
Tom Rinib4213492022-11-12 17:36:51 -0500115#define CFG_SYS_NAND_BASE_PHYS 0xfffa00000ull
Shaohui Xief8c49c12012-02-28 23:28:07 +0000116#else
Tom Rinib4213492022-11-12 17:36:51 -0500117#define CFG_SYS_NAND_BASE_PHYS CFG_SYS_NAND_BASE
Shaohui Xief8c49c12012-02-28 23:28:07 +0000118#endif
119
Tom Rinib4213492022-11-12 17:36:51 -0500120#define CFG_SYS_NAND_BASE_LIST {CFG_SYS_NAND_BASE}
Shaohui Xief8c49c12012-02-28 23:28:07 +0000121
122/* NAND flash config */
Tom Rinib4213492022-11-12 17:36:51 -0500123#define CFG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CFG_SYS_NAND_BASE_PHYS) \
Shaohui Xief8c49c12012-02-28 23:28:07 +0000124 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
125 | BR_PS_8 /* Port Size = 8 bit */ \
126 | BR_MS_FCM /* MSEL = FCM */ \
127 | BR_V) /* valid */
Tom Rinib4213492022-11-12 17:36:51 -0500128#define CFG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
Shaohui Xief8c49c12012-02-28 23:28:07 +0000129 | OR_FCM_PGS /* Large Page*/ \
130 | OR_FCM_CSCT \
131 | OR_FCM_CST \
132 | OR_FCM_CHT \
133 | OR_FCM_SCY_1 \
134 | OR_FCM_TRLX \
135 | OR_FCM_EHTR)
Shaohui Xief8c49c12012-02-28 23:28:07 +0000136#endif /* CONFIG_NAND_FSL_ELBC */
137
York Sun7664bfe2012-10-26 16:40:15 +0000138#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000}
Mingkai Huf354b532011-07-07 12:29:15 +0800139
Mingkai Huf354b532011-07-07 12:29:15 +0800140#define CONFIG_HWCONFIG
141
142/* define to use L1 as initial stack */
143#define CONFIG_L1_INIT_RAM
Mingkai Huf354b532011-07-07 12:29:15 +0800144#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */
145#ifdef CONFIG_PHYS_64BIT
146#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
147#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
148/* The assembler doesn't like typecast */
149#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
150 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
151 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
152#else
153#define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR
154#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
155#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
156#endif
157#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
158
Tom Rini55f37562022-05-24 14:14:02 -0400159#define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Mingkai Huf354b532011-07-07 12:29:15 +0800160
Mingkai Huf354b532011-07-07 12:29:15 +0800161/* Serial Port - controlled on board with jumper J8
162 * open - index 2
163 * shorted - index 1
164 */
Tom Rinidf6a2152022-11-16 13:10:28 -0500165#define CFG_SYS_NS16550_CLK (get_bus_freq(0)/2)
Mingkai Huf354b532011-07-07 12:29:15 +0800166
167#define CONFIG_SYS_BAUDRATE_TABLE \
168 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
169
Tom Rinidf6a2152022-11-16 13:10:28 -0500170#define CFG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
171#define CFG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
172#define CFG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
173#define CFG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
Mingkai Huf354b532011-07-07 12:29:15 +0800174
Mingkai Huf354b532011-07-07 12:29:15 +0800175/* I2C */
Biwen Li6966a172020-05-01 20:04:05 +0800176
Mingkai Huf354b532011-07-07 12:29:15 +0800177
178/*
179 * RapidIO
180 */
181#define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000
182#ifdef CONFIG_PHYS_64BIT
183#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull
184#else
185#define CONFIG_SYS_SRIO1_MEM_PHYS 0xa0000000
186#endif
187#define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */
188
189#define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000
190#ifdef CONFIG_PHYS_64BIT
191#define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull
192#else
193#define CONFIG_SYS_SRIO2_MEM_PHYS 0xb0000000
194#endif
195#define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */
196
197/*
Liu Gangd7b17a92012-08-09 05:09:59 +0000198 * for slave u-boot IMAGE instored in master memory space,
199 * PHYS must be aligned based on the SIZE
200 */
Liu Gang416dbfe2014-05-15 14:30:34 +0800201#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
202#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
203#define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
204#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
Liu Gangd7b17a92012-08-09 05:09:59 +0000205/*
206 * for slave UCODE and ENV instored in master memory space,
207 * PHYS must be aligned based on the SIZE
208 */
Liu Gang416dbfe2014-05-15 14:30:34 +0800209#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
Liu Gang99e0c292012-08-09 05:10:02 +0000210#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
211#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
Liu Gangd7b17a92012-08-09 05:09:59 +0000212
213/* slave core release by master*/
Liu Gang99e0c292012-08-09 05:10:02 +0000214#define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
215#define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
Liu Gangd7b17a92012-08-09 05:09:59 +0000216
217/*
Liu Gangb4611ee2012-08-09 05:10:03 +0000218 * SRIO_PCIE_BOOT - SLAVE
Liu Gangd7b17a92012-08-09 05:09:59 +0000219 */
Liu Gangb4611ee2012-08-09 05:10:03 +0000220#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
221#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
222#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
223 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
Liu Gangd7b17a92012-08-09 05:09:59 +0000224#endif
225
226/*
Mingkai Huf354b532011-07-07 12:29:15 +0800227 * eSPI - Enhanced SPI
228 */
Mingkai Huf354b532011-07-07 12:29:15 +0800229
230/*
231 * General PCI
232 * Memory space is mapped 1-1, but I/O space must start from 0.
233 */
234
235/* controller 1, direct to uli, tgtid 3, Base address 20000 */
Tom Rini56af6592022-11-16 13:10:33 -0500236#define CFG_SYS_PCIE1_MEM_VIRT 0x80000000
237#define CFG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
238#define CFG_SYS_PCIE1_IO_VIRT 0xf8000000
239#define CFG_SYS_PCIE1_IO_PHYS 0xff8000000ull
Mingkai Huf354b532011-07-07 12:29:15 +0800240
241/* controller 2, Slot 2, tgtid 2, Base address 201000 */
Tom Rini56af6592022-11-16 13:10:33 -0500242#define CFG_SYS_PCIE2_MEM_VIRT 0xa0000000
243#define CFG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
244#define CFG_SYS_PCIE2_IO_VIRT 0xf8010000
245#define CFG_SYS_PCIE2_IO_PHYS 0xff8010000ull
Mingkai Huf354b532011-07-07 12:29:15 +0800246
247/* controller 3, Slot 1, tgtid 1, Base address 202000 */
Tom Rini56af6592022-11-16 13:10:33 -0500248#define CFG_SYS_PCIE3_MEM_VIRT 0xc0000000
249#define CFG_SYS_PCIE3_MEM_PHYS 0xc40000000ull
Mingkai Huf354b532011-07-07 12:29:15 +0800250
251/* Qman/Bman */
Mingkai Huf354b532011-07-07 12:29:15 +0800252#define CONFIG_SYS_BMAN_NUM_PORTALS 10
253#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
254#ifdef CONFIG_PHYS_64BIT
255#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
256#else
257#define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE
258#endif
259#define CONFIG_SYS_BMAN_MEM_SIZE 0x00200000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500260#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
261#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
262#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
263#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
264#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
265 CONFIG_SYS_BMAN_CENA_SIZE)
266#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
267#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
Mingkai Huf354b532011-07-07 12:29:15 +0800268#define CONFIG_SYS_QMAN_NUM_PORTALS 10
269#define CONFIG_SYS_QMAN_MEM_BASE 0xf4200000
270#ifdef CONFIG_PHYS_64BIT
271#define CONFIG_SYS_QMAN_MEM_PHYS 0xff4200000ull
272#else
273#define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE
274#endif
275#define CONFIG_SYS_QMAN_MEM_SIZE 0x00200000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500276#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500277#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
278#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
279 CONFIG_SYS_QMAN_CENA_SIZE)
280#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
281#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
Mingkai Huf354b532011-07-07 12:29:15 +0800282
Mingkai Huf354b532011-07-07 12:29:15 +0800283#ifdef CONFIG_FMAN_ENET
284#define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR 0x2
285#define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR 0x3
286#define CONFIG_SYS_FM1_DTSEC3_PHY_ADDR 0x4
287#define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR 0x1
288#define CONFIG_SYS_FM1_DTSEC5_PHY_ADDR 0x0
289
290#define CONFIG_SYS_FM1_DTSEC1_RISER_PHY_ADDR 0x1c
291#define CONFIG_SYS_FM1_DTSEC2_RISER_PHY_ADDR 0x1d
292#define CONFIG_SYS_FM1_DTSEC3_RISER_PHY_ADDR 0x1e
293#define CONFIG_SYS_FM1_DTSEC4_RISER_PHY_ADDR 0x1f
294
Mingkai Hu4c46d822011-07-19 16:20:13 +0800295#define CONFIG_SYS_FM1_10GEC1_PHY_ADDR 0
296
Mingkai Huf354b532011-07-07 12:29:15 +0800297#define CONFIG_SYS_TBIPA_VALUE 8
Mingkai Huf354b532011-07-07 12:29:15 +0800298#endif
299
Mingkai Huf354b532011-07-07 12:29:15 +0800300#ifdef CONFIG_MMC
Tom Rini376b88a2022-10-28 20:27:13 -0400301#define CFG_SYS_FSL_ESDHC_ADDR CFG_SYS_MPC85xx_ESDHC_ADDR
Mingkai Huf354b532011-07-07 12:29:15 +0800302#endif
303
304/*
305 * Miscellaneous configurable options
306 */
Mingkai Huf354b532011-07-07 12:29:15 +0800307
308/*
309 * For booting Linux, the board info and command line data
310 * have to be in the first 64 MB of memory, since this is
311 * the maximum mapped by the Linux kernel during initialization.
312 */
313#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory for Linux */
Mingkai Huf354b532011-07-07 12:29:15 +0800314
Mingkai Huf354b532011-07-07 12:29:15 +0800315/*
316 * Environment Configuration
317 */
Joe Hershberger257ff782011-10-13 13:03:47 +0000318#define CONFIG_ROOTPATH "/opt/nfsroot"
Mingkai Huf354b532011-07-07 12:29:15 +0800319#define CONFIG_UBOOTPATH u-boot.bin
320
Mingkai Huf354b532011-07-07 12:29:15 +0800321#define __USB_PHY_TYPE utmi
322
323#define CONFIG_EXTRA_ENV_SETTINGS \
324 "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \
325 "bank_intlv=cs0_cs1\0" \
326 "netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200327 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
Simon Glass72cc5382022-10-20 18:22:39 -0600328 "ubootaddr=" __stringify(CONFIG_TEXT_BASE) "\0" \
Mingkai Huf354b532011-07-07 12:29:15 +0800329 "tftpflash=tftpboot $loadaddr $uboot && " \
330 "protect off $ubootaddr +$filesize && " \
331 "erase $ubootaddr +$filesize && " \
332 "cp.b $loadaddr $ubootaddr $filesize && " \
333 "protect on $ubootaddr +$filesize && " \
334 "cmp.b $loadaddr $ubootaddr $filesize\0" \
335 "consoledev=ttyS0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200336 "usb_phy_type=" __stringify(__USB_PHY_TYPE) "\0" \
Mingkai Huf354b532011-07-07 12:29:15 +0800337 "usb_dr_mode=host\0" \
338 "ramdiskaddr=2000000\0" \
339 "ramdiskfile=p2041rdb/ramdisk.uboot\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500340 "fdtaddr=1e00000\0" \
Mingkai Huf354b532011-07-07 12:29:15 +0800341 "fdtfile=p2041rdb/p2041rdb.dtb\0" \
Kim Phillips1dedccc2014-05-14 19:33:45 -0500342 "bdev=sda3\0"
Mingkai Huf354b532011-07-07 12:29:15 +0800343
Mingkai Huf354b532011-07-07 12:29:15 +0800344#include <asm/fsl_secure_boot.h>
Mingkai Huf354b532011-07-07 12:29:15 +0800345
Mingkai Huf354b532011-07-07 12:29:15 +0800346#endif /* __CONFIG_H */