blob: 35ad357b95072384139679d1f3bd34a3f5ec6bc1 [file] [log] [blame]
wdenkc6097192002-11-03 00:24:07 +00001/*
2 * (C) Copyright 2001
3 * Gerald Van Baren, Custom IDEAS, vanbaren@cideas.com.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * This provides a bit-banged interface to the ethernet MII management
26 * channel.
27 */
28
29#include <common.h>
30#include <miiphy.h>
Andy Flemingaecf6fc2011-04-08 02:10:27 -050031#include <phy.h>
wdenkc6097192002-11-03 00:24:07 +000032
Marian Balakowiczaab8c492005-10-28 22:30:33 +020033#include <asm/types.h>
34#include <linux/list.h>
35#include <malloc.h>
36#include <net.h>
37
38/* local debug macro */
Marian Balakowiczaab8c492005-10-28 22:30:33 +020039#undef MII_DEBUG
40
41#undef debug
42#ifdef MII_DEBUG
Andy Flemingaea0c3e2011-04-07 14:38:35 -050043#define debug(fmt, args...) printf(fmt, ##args)
Marian Balakowiczaab8c492005-10-28 22:30:33 +020044#else
Andy Flemingaea0c3e2011-04-07 14:38:35 -050045#define debug(fmt, args...)
Marian Balakowiczaab8c492005-10-28 22:30:33 +020046#endif /* MII_DEBUG */
47
Marian Balakowiczaab8c492005-10-28 22:30:33 +020048static struct list_head mii_devs;
49static struct mii_dev *current_mii;
50
Mike Frysinger24a90082010-07-27 18:35:09 -040051/*
52 * Lookup the mii_dev struct by the registered device name.
53 */
Andy Flemingaecf6fc2011-04-08 02:10:27 -050054struct mii_dev *miiphy_get_dev_by_name(const char *devname)
Mike Frysinger24a90082010-07-27 18:35:09 -040055{
56 struct list_head *entry;
57 struct mii_dev *dev;
58
59 if (!devname) {
60 printf("NULL device name!\n");
61 return NULL;
62 }
63
64 list_for_each(entry, &mii_devs) {
65 dev = list_entry(entry, struct mii_dev, link);
66 if (strcmp(dev->name, devname) == 0)
67 return dev;
68 }
69
Mike Frysinger24a90082010-07-27 18:35:09 -040070 return NULL;
71}
72
Marian Balakowiczaab8c492005-10-28 22:30:33 +020073/*****************************************************************************
74 *
Marian Balakowiczcbdd1c82005-11-30 18:06:04 +010075 * Initialize global data. Need to be called before any other miiphy routine.
76 */
Mike Frysinger5ff5fdb2010-07-27 18:35:08 -040077void miiphy_init(void)
Marian Balakowiczcbdd1c82005-11-30 18:06:04 +010078{
Andy Flemingaea0c3e2011-04-07 14:38:35 -050079 INIT_LIST_HEAD(&mii_devs);
Larry Johnson81b974b2007-10-31 11:21:29 -050080 current_mii = NULL;
Marian Balakowiczcbdd1c82005-11-30 18:06:04 +010081}
82
Andy Flemingaecf6fc2011-04-08 02:10:27 -050083static int legacy_miiphy_read(struct mii_dev *bus, int addr, int devad, int reg)
84{
85 unsigned short val;
86 int ret;
87 struct legacy_mii_dev *ldev = bus->priv;
88
89 ret = ldev->read(bus->name, addr, reg, &val);
90
91 return ret ? -1 : (int)val;
92}
93
94static int legacy_miiphy_write(struct mii_dev *bus, int addr, int devad,
95 int reg, u16 val)
96{
97 struct legacy_mii_dev *ldev = bus->priv;
98
99 return ldev->write(bus->name, addr, reg, val);
100}
101
Marian Balakowiczcbdd1c82005-11-30 18:06:04 +0100102/*****************************************************************************
103 *
Marian Balakowiczaab8c492005-10-28 22:30:33 +0200104 * Register read and write MII access routines for the device <name>.
105 */
Mike Frysinger5ff5fdb2010-07-27 18:35:08 -0400106void miiphy_register(const char *name,
Andy Flemingaea0c3e2011-04-07 14:38:35 -0500107 int (*read)(const char *devname, unsigned char addr,
Larry Johnson81b974b2007-10-31 11:21:29 -0500108 unsigned char reg, unsigned short *value),
Andy Flemingaea0c3e2011-04-07 14:38:35 -0500109 int (*write)(const char *devname, unsigned char addr,
Larry Johnson81b974b2007-10-31 11:21:29 -0500110 unsigned char reg, unsigned short value))
Marian Balakowiczaab8c492005-10-28 22:30:33 +0200111{
Marian Balakowiczaab8c492005-10-28 22:30:33 +0200112 struct mii_dev *new_dev;
Andy Flemingaecf6fc2011-04-08 02:10:27 -0500113 struct legacy_mii_dev *ldev;
Laurence Withersb69e3372011-07-14 23:21:45 +0000114
115 BUG_ON(strlen(name) >= MDIO_NAME_LEN);
Marian Balakowiczaab8c492005-10-28 22:30:33 +0200116
Marian Balakowiczaab8c492005-10-28 22:30:33 +0200117 /* check if we have unique name */
Andy Flemingaecf6fc2011-04-08 02:10:27 -0500118 new_dev = miiphy_get_dev_by_name(name);
Mike Frysinger24a90082010-07-27 18:35:09 -0400119 if (new_dev) {
120 printf("miiphy_register: non unique device name '%s'\n", name);
121 return;
Marian Balakowiczaab8c492005-10-28 22:30:33 +0200122 }
123
124 /* allocate memory */
Andy Flemingaecf6fc2011-04-08 02:10:27 -0500125 new_dev = mdio_alloc();
126 ldev = malloc(sizeof(*ldev));
Marian Balakowiczaab8c492005-10-28 22:30:33 +0200127
Andy Flemingaecf6fc2011-04-08 02:10:27 -0500128 if (new_dev == NULL || ldev == NULL) {
Andy Flemingaea0c3e2011-04-07 14:38:35 -0500129 printf("miiphy_register: cannot allocate memory for '%s'\n",
Larry Johnson81b974b2007-10-31 11:21:29 -0500130 name);
Marian Balakowiczaab8c492005-10-28 22:30:33 +0200131 return;
132 }
Marian Balakowiczaab8c492005-10-28 22:30:33 +0200133
134 /* initalize mii_dev struct fields */
Andy Flemingaecf6fc2011-04-08 02:10:27 -0500135 new_dev->read = legacy_miiphy_read;
136 new_dev->write = legacy_miiphy_write;
Laurence Withersb69e3372011-07-14 23:21:45 +0000137 strncpy(new_dev->name, name, MDIO_NAME_LEN);
138 new_dev->name[MDIO_NAME_LEN - 1] = 0;
Andy Flemingaecf6fc2011-04-08 02:10:27 -0500139 ldev->read = read;
140 ldev->write = write;
141 new_dev->priv = ldev;
Marian Balakowiczaab8c492005-10-28 22:30:33 +0200142
Andy Flemingaea0c3e2011-04-07 14:38:35 -0500143 debug("miiphy_register: added '%s', read=0x%08lx, write=0x%08lx\n",
Andy Flemingaecf6fc2011-04-08 02:10:27 -0500144 new_dev->name, ldev->read, ldev->write);
Marian Balakowiczaab8c492005-10-28 22:30:33 +0200145
146 /* add it to the list */
Andy Flemingaea0c3e2011-04-07 14:38:35 -0500147 list_add_tail(&new_dev->link, &mii_devs);
Marian Balakowiczaab8c492005-10-28 22:30:33 +0200148
149 if (!current_mii)
150 current_mii = new_dev;
151}
152
Andy Flemingaecf6fc2011-04-08 02:10:27 -0500153struct mii_dev *mdio_alloc(void)
154{
155 struct mii_dev *bus;
156
157 bus = malloc(sizeof(*bus));
158 if (!bus)
159 return bus;
160
161 memset(bus, 0, sizeof(*bus));
162
163 /* initalize mii_dev struct fields */
164 INIT_LIST_HEAD(&bus->link);
165
166 return bus;
167}
168
169int mdio_register(struct mii_dev *bus)
170{
171 if (!bus || !bus->name || !bus->read || !bus->write)
172 return -1;
173
174 /* check if we have unique name */
175 if (miiphy_get_dev_by_name(bus->name)) {
176 printf("mdio_register: non unique device name '%s'\n",
177 bus->name);
178 return -1;
179 }
180
181 /* add it to the list */
182 list_add_tail(&bus->link, &mii_devs);
183
184 if (!current_mii)
185 current_mii = bus;
186
187 return 0;
188}
189
190void mdio_list_devices(void)
191{
192 struct list_head *entry;
193
194 list_for_each(entry, &mii_devs) {
195 int i;
196 struct mii_dev *bus = list_entry(entry, struct mii_dev, link);
197
198 printf("%s:\n", bus->name);
199
200 for (i = 0; i < PHY_MAX_ADDR; i++) {
201 struct phy_device *phydev = bus->phymap[i];
202
203 if (phydev) {
204 printf("%d - %s", i, phydev->drv->name);
205
206 if (phydev->dev)
207 printf(" <--> %s\n", phydev->dev->name);
208 else
209 printf("\n");
210 }
211 }
212 }
213}
214
Mike Frysinger5ff5fdb2010-07-27 18:35:08 -0400215int miiphy_set_current_dev(const char *devname)
Marian Balakowiczaab8c492005-10-28 22:30:33 +0200216{
Marian Balakowiczaab8c492005-10-28 22:30:33 +0200217 struct mii_dev *dev;
218
Andy Flemingaecf6fc2011-04-08 02:10:27 -0500219 dev = miiphy_get_dev_by_name(devname);
Mike Frysinger24a90082010-07-27 18:35:09 -0400220 if (dev) {
221 current_mii = dev;
222 return 0;
Marian Balakowiczaab8c492005-10-28 22:30:33 +0200223 }
224
Andy Flemingaecf6fc2011-04-08 02:10:27 -0500225 printf("No such device: %s\n", devname);
226
Marian Balakowiczaab8c492005-10-28 22:30:33 +0200227 return 1;
228}
229
Andy Flemingaecf6fc2011-04-08 02:10:27 -0500230struct mii_dev *mdio_get_current_dev(void)
231{
232 return current_mii;
233}
234
235struct phy_device *mdio_phydev_for_ethname(const char *ethname)
236{
237 struct list_head *entry;
238 struct mii_dev *bus;
239
240 list_for_each(entry, &mii_devs) {
241 int i;
242 bus = list_entry(entry, struct mii_dev, link);
243
244 for (i = 0; i < PHY_MAX_ADDR; i++) {
245 if (!bus->phymap[i] || !bus->phymap[i]->dev)
246 continue;
247
248 if (strcmp(bus->phymap[i]->dev->name, ethname) == 0)
249 return bus->phymap[i];
250 }
251 }
252
253 printf("%s is not a known ethernet\n", ethname);
254 return NULL;
255}
256
Mike Frysinger5ff5fdb2010-07-27 18:35:08 -0400257const char *miiphy_get_current_dev(void)
Marian Balakowiczaab8c492005-10-28 22:30:33 +0200258{
259 if (current_mii)
260 return current_mii->name;
261
262 return NULL;
263}
264
Mike Frysingerbd17e7a2010-07-27 18:35:10 -0400265static struct mii_dev *miiphy_get_active_dev(const char *devname)
266{
267 /* If the current mii is the one we want, return it */
268 if (current_mii)
269 if (strcmp(current_mii->name, devname) == 0)
270 return current_mii;
271
272 /* Otherwise, set the active one to the one we want */
273 if (miiphy_set_current_dev(devname))
274 return NULL;
275 else
276 return current_mii;
277}
278
Marian Balakowiczaab8c492005-10-28 22:30:33 +0200279/*****************************************************************************
280 *
281 * Read to variable <value> from the PHY attached to device <devname>,
282 * use PHY address <addr> and register <reg>.
283 *
284 * Returns:
285 * 0 on success
286 */
Mike Frysinger5ff5fdb2010-07-27 18:35:08 -0400287int miiphy_read(const char *devname, unsigned char addr, unsigned char reg,
Larry Johnson81b974b2007-10-31 11:21:29 -0500288 unsigned short *value)
Marian Balakowiczaab8c492005-10-28 22:30:33 +0200289{
Andy Flemingaecf6fc2011-04-08 02:10:27 -0500290 struct mii_dev *bus;
Anatolij Gustschin1bbce3a2011-04-30 02:17:44 +0000291 int ret;
Marian Balakowiczaab8c492005-10-28 22:30:33 +0200292
Andy Flemingaecf6fc2011-04-08 02:10:27 -0500293 bus = miiphy_get_active_dev(devname);
Anatolij Gustschin1bbce3a2011-04-30 02:17:44 +0000294 if (!bus)
Andy Flemingaecf6fc2011-04-08 02:10:27 -0500295 return 1;
Marian Balakowiczaab8c492005-10-28 22:30:33 +0200296
Anatolij Gustschin1bbce3a2011-04-30 02:17:44 +0000297 ret = bus->read(bus, addr, MDIO_DEVAD_NONE, reg);
298 if (ret < 0)
299 return 1;
300
301 *value = (unsigned short)ret;
302 return 0;
Marian Balakowiczaab8c492005-10-28 22:30:33 +0200303}
304
305/*****************************************************************************
306 *
307 * Write <value> to the PHY attached to device <devname>,
308 * use PHY address <addr> and register <reg>.
309 *
310 * Returns:
311 * 0 on success
312 */
Mike Frysinger5ff5fdb2010-07-27 18:35:08 -0400313int miiphy_write(const char *devname, unsigned char addr, unsigned char reg,
Larry Johnson81b974b2007-10-31 11:21:29 -0500314 unsigned short value)
Marian Balakowiczaab8c492005-10-28 22:30:33 +0200315{
Andy Flemingaecf6fc2011-04-08 02:10:27 -0500316 struct mii_dev *bus;
Marian Balakowiczaab8c492005-10-28 22:30:33 +0200317
Andy Flemingaecf6fc2011-04-08 02:10:27 -0500318 bus = miiphy_get_active_dev(devname);
319 if (bus)
320 return bus->write(bus, addr, MDIO_DEVAD_NONE, reg, value);
Marian Balakowiczaab8c492005-10-28 22:30:33 +0200321
Mike Frysinger24a90082010-07-27 18:35:09 -0400322 return 1;
Marian Balakowiczaab8c492005-10-28 22:30:33 +0200323}
324
325/*****************************************************************************
326 *
327 * Print out list of registered MII capable devices.
328 */
Andy Flemingaea0c3e2011-04-07 14:38:35 -0500329void miiphy_listdev(void)
Marian Balakowiczaab8c492005-10-28 22:30:33 +0200330{
331 struct list_head *entry;
332 struct mii_dev *dev;
333
Andy Flemingaea0c3e2011-04-07 14:38:35 -0500334 puts("MII devices: ");
335 list_for_each(entry, &mii_devs) {
336 dev = list_entry(entry, struct mii_dev, link);
337 printf("'%s' ", dev->name);
Marian Balakowiczaab8c492005-10-28 22:30:33 +0200338 }
Andy Flemingaea0c3e2011-04-07 14:38:35 -0500339 puts("\n");
Marian Balakowiczaab8c492005-10-28 22:30:33 +0200340
341 if (current_mii)
Andy Flemingaea0c3e2011-04-07 14:38:35 -0500342 printf("Current device: '%s'\n", current_mii->name);
Marian Balakowiczaab8c492005-10-28 22:30:33 +0200343}
344
wdenkc6097192002-11-03 00:24:07 +0000345/*****************************************************************************
346 *
347 * Read the OUI, manufacture's model number, and revision number.
348 *
349 * OUI: 22 bits (unsigned int)
350 * Model: 6 bits (unsigned char)
351 * Revision: 4 bits (unsigned char)
352 *
353 * Returns:
354 * 0 on success
355 */
Mike Frysinger5ff5fdb2010-07-27 18:35:08 -0400356int miiphy_info(const char *devname, unsigned char addr, unsigned int *oui,
wdenkc6097192002-11-03 00:24:07 +0000357 unsigned char *model, unsigned char *rev)
358{
359 unsigned int reg = 0;
wdenkf4cec3f2003-12-06 23:20:41 +0000360 unsigned short tmp;
wdenkc6097192002-11-03 00:24:07 +0000361
Andy Flemingaea0c3e2011-04-07 14:38:35 -0500362 if (miiphy_read(devname, addr, MII_PHYSID2, &tmp) != 0) {
363 debug("PHY ID register 2 read failed\n");
364 return -1;
wdenkc6097192002-11-03 00:24:07 +0000365 }
wdenkf4cec3f2003-12-06 23:20:41 +0000366 reg = tmp;
wdenkc6097192002-11-03 00:24:07 +0000367
Andy Flemingaea0c3e2011-04-07 14:38:35 -0500368 debug("MII_PHYSID2 @ 0x%x = 0x%04x\n", addr, reg);
Shinya Kuribayashi49e42af2008-01-19 10:25:59 +0900369
wdenkc6097192002-11-03 00:24:07 +0000370 if (reg == 0xFFFF) {
371 /* No physical device present at this address */
Andy Flemingaea0c3e2011-04-07 14:38:35 -0500372 return -1;
wdenkc6097192002-11-03 00:24:07 +0000373 }
374
Andy Flemingaea0c3e2011-04-07 14:38:35 -0500375 if (miiphy_read(devname, addr, MII_PHYSID1, &tmp) != 0) {
376 debug("PHY ID register 1 read failed\n");
377 return -1;
wdenkc6097192002-11-03 00:24:07 +0000378 }
wdenkf4cec3f2003-12-06 23:20:41 +0000379 reg |= tmp << 16;
Andy Flemingaea0c3e2011-04-07 14:38:35 -0500380 debug("PHY_PHYIDR[1,2] @ 0x%x = 0x%08x\n", addr, reg);
Shinya Kuribayashi49e42af2008-01-19 10:25:59 +0900381
Larry Johnson81b974b2007-10-31 11:21:29 -0500382 *oui = (reg >> 10);
383 *model = (unsigned char)((reg >> 4) & 0x0000003F);
384 *rev = (unsigned char)(reg & 0x0000000F);
Andy Flemingaea0c3e2011-04-07 14:38:35 -0500385 return 0;
wdenkc6097192002-11-03 00:24:07 +0000386}
387
Andy Flemingaecf6fc2011-04-08 02:10:27 -0500388#ifndef CONFIG_PHYLIB
wdenkc6097192002-11-03 00:24:07 +0000389/*****************************************************************************
390 *
391 * Reset the PHY.
392 * Returns:
393 * 0 on success
394 */
Mike Frysinger5ff5fdb2010-07-27 18:35:08 -0400395int miiphy_reset(const char *devname, unsigned char addr)
wdenkc6097192002-11-03 00:24:07 +0000396{
397 unsigned short reg;
Stefan Roese2e536362010-02-02 13:43:48 +0100398 int timeout = 500;
wdenkc6097192002-11-03 00:24:07 +0000399
Andy Flemingaea0c3e2011-04-07 14:38:35 -0500400 if (miiphy_read(devname, addr, MII_BMCR, &reg) != 0) {
401 debug("PHY status read failed\n");
402 return -1;
Wolfgang Denk8ff63c22005-08-12 23:15:53 +0200403 }
Andy Flemingaea0c3e2011-04-07 14:38:35 -0500404 if (miiphy_write(devname, addr, MII_BMCR, reg | BMCR_RESET) != 0) {
405 debug("PHY reset failed\n");
406 return -1;
wdenkc6097192002-11-03 00:24:07 +0000407 }
wdenk2cefd152004-02-08 22:55:38 +0000408#ifdef CONFIG_PHY_RESET_DELAY
Andy Flemingaea0c3e2011-04-07 14:38:35 -0500409 udelay(CONFIG_PHY_RESET_DELAY); /* Intel LXT971A needs this */
wdenk2cefd152004-02-08 22:55:38 +0000410#endif
wdenkc6097192002-11-03 00:24:07 +0000411 /*
412 * Poll the control register for the reset bit to go to 0 (it is
413 * auto-clearing). This should happen within 0.5 seconds per the
414 * IEEE spec.
415 */
wdenkc6097192002-11-03 00:24:07 +0000416 reg = 0x8000;
Stefan Roese2e536362010-02-02 13:43:48 +0100417 while (((reg & 0x8000) != 0) && timeout--) {
Mike Frysingerd63ee712010-12-23 15:40:12 -0500418 if (miiphy_read(devname, addr, MII_BMCR, &reg) != 0) {
Stefan Roese2e536362010-02-02 13:43:48 +0100419 debug("PHY status read failed\n");
420 return -1;
wdenkc6097192002-11-03 00:24:07 +0000421 }
Stefan Roese2e536362010-02-02 13:43:48 +0100422 udelay(1000);
wdenkc6097192002-11-03 00:24:07 +0000423 }
424 if ((reg & 0x8000) == 0) {
Andy Flemingaea0c3e2011-04-07 14:38:35 -0500425 return 0;
wdenkc6097192002-11-03 00:24:07 +0000426 } else {
Andy Flemingaea0c3e2011-04-07 14:38:35 -0500427 puts("PHY reset timed out\n");
428 return -1;
wdenkc6097192002-11-03 00:24:07 +0000429 }
Andy Flemingaea0c3e2011-04-07 14:38:35 -0500430 return 0;
wdenkc6097192002-11-03 00:24:07 +0000431}
Andy Flemingaecf6fc2011-04-08 02:10:27 -0500432#endif /* !PHYLIB */
wdenkc6097192002-11-03 00:24:07 +0000433
wdenkc6097192002-11-03 00:24:07 +0000434/*****************************************************************************
435 *
Larry Johnson966a80b2007-11-01 08:46:50 -0500436 * Determine the ethernet speed (10/100/1000). Return 10 on error.
wdenkc6097192002-11-03 00:24:07 +0000437 */
Mike Frysinger5ff5fdb2010-07-27 18:35:08 -0400438int miiphy_speed(const char *devname, unsigned char addr)
wdenkc6097192002-11-03 00:24:07 +0000439{
Larry Johnson966a80b2007-11-01 08:46:50 -0500440 u16 bmcr, anlpar;
wdenkc6097192002-11-03 00:24:07 +0000441
wdenkeec9a3d2004-03-23 23:20:24 +0000442#if defined(CONFIG_PHY_GIGE)
Larry Johnson966a80b2007-11-01 08:46:50 -0500443 u16 btsr;
444
445 /*
446 * Check for 1000BASE-X. If it is supported, then assume that the speed
447 * is 1000.
448 */
Andy Flemingaea0c3e2011-04-07 14:38:35 -0500449 if (miiphy_is_1000base_x(devname, addr))
Larry Johnson966a80b2007-11-01 08:46:50 -0500450 return _1000BASET;
Andy Flemingaea0c3e2011-04-07 14:38:35 -0500451
Larry Johnson966a80b2007-11-01 08:46:50 -0500452 /*
453 * No 1000BASE-X, so assume 1000BASE-T/100BASE-TX/10BASE-T register set.
454 */
455 /* Check for 1000BASE-T. */
Andy Flemingaea0c3e2011-04-07 14:38:35 -0500456 if (miiphy_read(devname, addr, MII_STAT1000, &btsr)) {
457 printf("PHY 1000BT status");
Larry Johnson966a80b2007-11-01 08:46:50 -0500458 goto miiphy_read_failed;
459 }
460 if (btsr != 0xFFFF &&
Andy Flemingaea0c3e2011-04-07 14:38:35 -0500461 (btsr & (PHY_1000BTSR_1000FD | PHY_1000BTSR_1000HD)))
Larry Johnson966a80b2007-11-01 08:46:50 -0500462 return _1000BASET;
wdenkeec9a3d2004-03-23 23:20:24 +0000463#endif /* CONFIG_PHY_GIGE */
wdenked2ac4b2004-03-14 18:23:55 +0000464
wdenke3a06802004-06-06 23:13:55 +0000465 /* Check Basic Management Control Register first. */
Andy Flemingaea0c3e2011-04-07 14:38:35 -0500466 if (miiphy_read(devname, addr, MII_BMCR, &bmcr)) {
467 printf("PHY speed");
Larry Johnson966a80b2007-11-01 08:46:50 -0500468 goto miiphy_read_failed;
wdenkc6097192002-11-03 00:24:07 +0000469 }
wdenke3a06802004-06-06 23:13:55 +0000470 /* Check if auto-negotiation is on. */
Mike Frysingerd63ee712010-12-23 15:40:12 -0500471 if (bmcr & BMCR_ANENABLE) {
wdenke3a06802004-06-06 23:13:55 +0000472 /* Get auto-negotiation results. */
Andy Flemingaea0c3e2011-04-07 14:38:35 -0500473 if (miiphy_read(devname, addr, MII_LPA, &anlpar)) {
474 printf("PHY AN speed");
Larry Johnson966a80b2007-11-01 08:46:50 -0500475 goto miiphy_read_failed;
wdenke3a06802004-06-06 23:13:55 +0000476 }
Mike Frysingerd63ee712010-12-23 15:40:12 -0500477 return (anlpar & LPA_100) ? _100BASET : _10BASET;
wdenke3a06802004-06-06 23:13:55 +0000478 }
479 /* Get speed from basic control settings. */
Mike Frysingerd63ee712010-12-23 15:40:12 -0500480 return (bmcr & BMCR_SPEED100) ? _100BASET : _10BASET;
wdenke3a06802004-06-06 23:13:55 +0000481
Michael Zaidman6dbca5f2010-02-28 16:28:25 +0200482miiphy_read_failed:
Andy Flemingaea0c3e2011-04-07 14:38:35 -0500483 printf(" read failed, assuming 10BASE-T\n");
Larry Johnson966a80b2007-11-01 08:46:50 -0500484 return _10BASET;
wdenkc6097192002-11-03 00:24:07 +0000485}
486
wdenkc6097192002-11-03 00:24:07 +0000487/*****************************************************************************
488 *
Larry Johnson966a80b2007-11-01 08:46:50 -0500489 * Determine full/half duplex. Return half on error.
wdenkc6097192002-11-03 00:24:07 +0000490 */
Mike Frysinger5ff5fdb2010-07-27 18:35:08 -0400491int miiphy_duplex(const char *devname, unsigned char addr)
wdenkc6097192002-11-03 00:24:07 +0000492{
Larry Johnson966a80b2007-11-01 08:46:50 -0500493 u16 bmcr, anlpar;
wdenkc6097192002-11-03 00:24:07 +0000494
wdenkeec9a3d2004-03-23 23:20:24 +0000495#if defined(CONFIG_PHY_GIGE)
Larry Johnson966a80b2007-11-01 08:46:50 -0500496 u16 btsr;
497
498 /* Check for 1000BASE-X. */
Andy Flemingaea0c3e2011-04-07 14:38:35 -0500499 if (miiphy_is_1000base_x(devname, addr)) {
Larry Johnson966a80b2007-11-01 08:46:50 -0500500 /* 1000BASE-X */
Andy Flemingaea0c3e2011-04-07 14:38:35 -0500501 if (miiphy_read(devname, addr, MII_LPA, &anlpar)) {
502 printf("1000BASE-X PHY AN duplex");
Larry Johnson966a80b2007-11-01 08:46:50 -0500503 goto miiphy_read_failed;
wdenked2ac4b2004-03-14 18:23:55 +0000504 }
505 }
Larry Johnson966a80b2007-11-01 08:46:50 -0500506 /*
507 * No 1000BASE-X, so assume 1000BASE-T/100BASE-TX/10BASE-T register set.
508 */
509 /* Check for 1000BASE-T. */
Andy Flemingaea0c3e2011-04-07 14:38:35 -0500510 if (miiphy_read(devname, addr, MII_STAT1000, &btsr)) {
511 printf("PHY 1000BT status");
Larry Johnson966a80b2007-11-01 08:46:50 -0500512 goto miiphy_read_failed;
513 }
514 if (btsr != 0xFFFF) {
515 if (btsr & PHY_1000BTSR_1000FD) {
516 return FULL;
517 } else if (btsr & PHY_1000BTSR_1000HD) {
518 return HALF;
519 }
520 }
wdenkeec9a3d2004-03-23 23:20:24 +0000521#endif /* CONFIG_PHY_GIGE */
wdenked2ac4b2004-03-14 18:23:55 +0000522
wdenke3a06802004-06-06 23:13:55 +0000523 /* Check Basic Management Control Register first. */
Andy Flemingaea0c3e2011-04-07 14:38:35 -0500524 if (miiphy_read(devname, addr, MII_BMCR, &bmcr)) {
525 puts("PHY duplex");
Larry Johnson966a80b2007-11-01 08:46:50 -0500526 goto miiphy_read_failed;
wdenkc6097192002-11-03 00:24:07 +0000527 }
wdenke3a06802004-06-06 23:13:55 +0000528 /* Check if auto-negotiation is on. */
Mike Frysingerd63ee712010-12-23 15:40:12 -0500529 if (bmcr & BMCR_ANENABLE) {
wdenke3a06802004-06-06 23:13:55 +0000530 /* Get auto-negotiation results. */
Andy Flemingaea0c3e2011-04-07 14:38:35 -0500531 if (miiphy_read(devname, addr, MII_LPA, &anlpar)) {
532 puts("PHY AN duplex");
Larry Johnson966a80b2007-11-01 08:46:50 -0500533 goto miiphy_read_failed;
wdenke3a06802004-06-06 23:13:55 +0000534 }
Mike Frysingerd63ee712010-12-23 15:40:12 -0500535 return (anlpar & (LPA_10FULL | LPA_100FULL)) ?
Larry Johnson966a80b2007-11-01 08:46:50 -0500536 FULL : HALF;
wdenke3a06802004-06-06 23:13:55 +0000537 }
538 /* Get speed from basic control settings. */
Mike Frysingerd63ee712010-12-23 15:40:12 -0500539 return (bmcr & BMCR_FULLDPLX) ? FULL : HALF;
Larry Johnson966a80b2007-11-01 08:46:50 -0500540
Michael Zaidman6dbca5f2010-02-28 16:28:25 +0200541miiphy_read_failed:
Andy Flemingaea0c3e2011-04-07 14:38:35 -0500542 printf(" read failed, assuming half duplex\n");
Larry Johnson966a80b2007-11-01 08:46:50 -0500543 return HALF;
544}
wdenke3a06802004-06-06 23:13:55 +0000545
Larry Johnson966a80b2007-11-01 08:46:50 -0500546/*****************************************************************************
547 *
548 * Return 1 if PHY supports 1000BASE-X, 0 if PHY supports 10BASE-T/100BASE-TX/
549 * 1000BASE-T, or on error.
550 */
Mike Frysinger5ff5fdb2010-07-27 18:35:08 -0400551int miiphy_is_1000base_x(const char *devname, unsigned char addr)
Larry Johnson966a80b2007-11-01 08:46:50 -0500552{
553#if defined(CONFIG_PHY_GIGE)
554 u16 exsr;
555
Andy Flemingaea0c3e2011-04-07 14:38:35 -0500556 if (miiphy_read(devname, addr, MII_ESTATUS, &exsr)) {
557 printf("PHY extended status read failed, assuming no "
Larry Johnson966a80b2007-11-01 08:46:50 -0500558 "1000BASE-X\n");
559 return 0;
560 }
Mike Frysingerd63ee712010-12-23 15:40:12 -0500561 return 0 != (exsr & (ESTATUS_1000XF | ESTATUS_1000XH));
Larry Johnson966a80b2007-11-01 08:46:50 -0500562#else
563 return 0;
564#endif
wdenkc6097192002-11-03 00:24:07 +0000565}
566
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200567#ifdef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
wdenk49c3f672003-10-08 22:33:00 +0000568/*****************************************************************************
569 *
570 * Determine link status
571 */
Mike Frysinger5ff5fdb2010-07-27 18:35:08 -0400572int miiphy_link(const char *devname, unsigned char addr)
wdenk49c3f672003-10-08 22:33:00 +0000573{
574 unsigned short reg;
575
wdenk145d2c12004-04-15 21:48:45 +0000576 /* dummy read; needed to latch some phys */
Andy Flemingaea0c3e2011-04-07 14:38:35 -0500577 (void)miiphy_read(devname, addr, MII_BMSR, &reg);
578 if (miiphy_read(devname, addr, MII_BMSR, &reg)) {
579 puts("MII_BMSR read failed, assuming no link\n");
580 return 0;
wdenk49c3f672003-10-08 22:33:00 +0000581 }
582
583 /* Determine if a link is active */
Mike Frysingerd63ee712010-12-23 15:40:12 -0500584 if ((reg & BMSR_LSTATUS) != 0) {
Andy Flemingaea0c3e2011-04-07 14:38:35 -0500585 return 1;
wdenk49c3f672003-10-08 22:33:00 +0000586 } else {
Andy Flemingaea0c3e2011-04-07 14:38:35 -0500587 return 0;
wdenk49c3f672003-10-08 22:33:00 +0000588 }
589}
590#endif