blob: 033f48d04b907f518f47543c2a319b0169f41fd6 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Mingkai Hu0e58b512015-10-26 19:47:50 +08002/*
3 * Copyright 2014-2015 Freescale Semiconductor, Inc.
Mingkai Hu0e58b512015-10-26 19:47:50 +08004 */
5
6#include <common.h>
Simon Glass85d65312019-12-28 10:44:58 -07007#include <clock_legacy.h>
Simon Glass1d91ba72019-11-14 12:57:37 -07008#include <cpu_func.h>
Michael Walle24bd03a2021-03-26 19:40:55 +01009#include <debug_uart.h>
Simon Glass79fd2142019-08-01 09:46:43 -060010#include <env.h>
Michael Walle97aaa982021-03-26 19:40:56 +010011#include <hang.h>
Simon Glass2dc9c342020-05-10 11:40:01 -060012#include <image.h>
Simon Glass97589732020-05-10 11:40:02 -060013#include <init.h>
Simon Glass0f2af882020-05-10 11:40:05 -060014#include <log.h>
Sean Anderson409024e2022-03-22 16:59:33 -040015#include <semihosting.h>
Mingkai Hu0e58b512015-10-26 19:47:50 +080016#include <spl.h>
Simon Glass274e0b02020-05-10 11:39:56 -060017#include <asm/cache.h>
Simon Glass3ba929a2020-10-30 21:38:53 -060018#include <asm/global_data.h>
Mingkai Hu0e58b512015-10-26 19:47:50 +080019#include <asm/io.h>
20#include <fsl_ifc.h>
Mingkai Hu0e58b512015-10-26 19:47:50 +080021#include <i2c.h>
York Sunf2aaf842017-05-15 08:52:00 -070022#include <fsl_csu.h>
23#include <asm/arch/fdt.h>
24#include <asm/arch/ppa.h>
York Sunbb7d3422018-06-26 14:48:28 -070025#include <asm/arch/soc.h>
Mingkai Hu0e58b512015-10-26 19:47:50 +080026
27DECLARE_GLOBAL_DATA_PTR;
28
29u32 spl_boot_device(void)
30{
Sean Anderson409024e2022-03-22 16:59:33 -040031 if (semihosting_enabled())
Sean Anderson99e12862022-03-22 17:16:05 -040032 return BOOT_DEVICE_SMH;
Simon Glassb58bfe02021-08-08 12:20:09 -060033#ifdef CONFIG_SPL_MMC
Mingkai Hu0e58b512015-10-26 19:47:50 +080034 return BOOT_DEVICE_MMC1;
35#endif
36#ifdef CONFIG_SPL_NAND_SUPPORT
37 return BOOT_DEVICE_NAND;
38#endif
York Sun3e512d82018-06-26 14:48:29 -070039#ifdef CONFIG_QSPI_BOOT
40 return BOOT_DEVICE_NOR;
41#endif
Mingkai Hu0e58b512015-10-26 19:47:50 +080042 return 0;
43}
44
Mingkai Hu0e58b512015-10-26 19:47:50 +080045#ifdef CONFIG_SPL_BUILD
Ruchika Guptad6b89202017-04-17 18:07:17 +053046
47void spl_board_init(void)
48{
Udit Agarwal22ec2382019-11-07 16:11:32 +000049#if defined(CONFIG_NXP_ESBC) && defined(CONFIG_FSL_LSCH2)
Ruchika Guptad6b89202017-04-17 18:07:17 +053050 /*
51 * In case of Secure Boot, the IBR configures the SMMU
52 * to allow only Secure transactions.
53 * SMMU must be reset in bypass mode.
54 * Set the ClientPD bit and Clear the USFCFG Bit
55 */
56 u32 val;
57 val = (in_le32(SMMU_SCR0) | SCR0_CLIENTPD_MASK) & ~(SCR0_USFCFG_MASK);
58 out_le32(SMMU_SCR0, val);
59 val = (in_le32(SMMU_NSCR0) | SCR0_CLIENTPD_MASK) & ~(SCR0_USFCFG_MASK);
60 out_le32(SMMU_NSCR0, val);
61#endif
York Sunf2aaf842017-05-15 08:52:00 -070062#ifdef CONFIG_LAYERSCAPE_NS_ACCESS
63 enable_layerscape_ns_access();
64#endif
65#ifdef CONFIG_SPL_FSL_LS_PPA
66 ppa_init();
67#endif
Ruchika Guptad6b89202017-04-17 18:07:17 +053068}
69
Michael Walleb0738202022-08-23 11:30:14 +020070void tzpc_init(void)
71{
72 /*
73 * Mark the whole OCRAM as non-secure, otherwise DMA devices cannot
74 * access it. This is for example necessary for MMC boot.
75 */
76#ifdef TZPCR0SIZE_BASE
77 out_le32(TZPCR0SIZE_BASE, 0);
78#endif
79}
80
Simon Glass14f1d292023-08-21 21:17:00 -060081__weak int init_func_vid(void)
82{
83 return 0;
84}
85
Mingkai Hu0e58b512015-10-26 19:47:50 +080086void board_init_f(ulong dummy)
87{
Michael Walle97aaa982021-03-26 19:40:56 +010088 int ret;
89
York Sunafe58b12018-06-26 14:26:02 -070090 icache_enable();
Michael Walleb0738202022-08-23 11:30:14 +020091 tzpc_init();
92
Mingkai Hu0e58b512015-10-26 19:47:50 +080093 /* Clear global data */
94 memset((void *)gd, 0, sizeof(gd_t));
Michael Walle24bd03a2021-03-26 19:40:55 +010095 if (IS_ENABLED(CONFIG_DEBUG_UART))
96 debug_uart_init();
Mingkai Hu0e58b512015-10-26 19:47:50 +080097 board_early_init_f();
Michael Walle97aaa982021-03-26 19:40:56 +010098 ret = spl_early_init();
99 if (ret) {
100 debug("spl_early_init() failed: %d\n", ret);
101 hang();
102 }
Mingkai Hu0e58b512015-10-26 19:47:50 +0800103 timer_init();
York Sun4ce6fbf2017-03-27 11:41:01 -0700104#ifdef CONFIG_ARCH_LS2080A
Mingkai Hu0e58b512015-10-26 19:47:50 +0800105 env_init();
106#endif
107 get_clocks();
108
109 preloader_console_init();
Alexandru Gagniuc7861f8b2021-04-08 11:56:11 -0500110 spl_set_bd();
Mingkai Hu0e58b512015-10-26 19:47:50 +0800111
Tom Rini52b2e262021-08-18 23:12:24 -0400112#if CONFIG_IS_ENABLED(SYS_I2C_LEGACY)
Simon Glassbccfc2e2021-07-10 21:14:36 -0600113#ifdef CONFIG_SPL_I2C
Mingkai Hu0e58b512015-10-26 19:47:50 +0800114 i2c_init_all();
115#endif
Biwen Lia8c4e1f2019-12-31 15:33:38 +0800116#endif
Tom Rini89cdcab2021-12-12 22:12:31 -0500117#if defined(CONFIG_VID) && (defined(CONFIG_ARCH_LS1088A) || \
118 defined(CONFIG_ARCH_LX2160A) || \
119 defined(CONFIG_ARCH_LX2162A))
Rajesh Bhagatf7716782018-01-17 16:13:08 +0530120 init_func_vid();
121#endif
Mingkai Hu0e58b512015-10-26 19:47:50 +0800122 dram_init();
York Sunf2aaf842017-05-15 08:52:00 -0700123#ifdef CONFIG_SPL_FSL_LS_PPA
Tom Rini6a5dccc2022-11-16 13:10:41 -0500124#ifndef CFG_SYS_MEM_RESERVE_SECURE
York Sunf2aaf842017-05-15 08:52:00 -0700125#error Need secure RAM for PPA
Mingkai Hu0e58b512015-10-26 19:47:50 +0800126#endif
York Sunf2aaf842017-05-15 08:52:00 -0700127 /*
128 * Secure memory location is determined in dram_init_banksize().
129 * gd->ram_size is deducted by the size of secure ram.
130 */
131 dram_init_banksize();
132
133 /*
134 * After dram_init_bank_size(), we know U-Boot only uses the first
135 * memory bank regardless how big the memory is.
136 */
137 gd->ram_top = gd->bd->bi_dram[0].start + gd->bd->bi_dram[0].size;
138
139 /*
140 * If PPA is loaded, U-Boot will resume running at EL2.
141 * Cache and MMU will be enabled. Need a place for TLB.
142 * U-Boot will be relocated to the end of available memory
143 * in first bank. At this point, we cannot know how much
144 * memory U-Boot uses. Put TLB table lower by SPL_TLB_SETBACK
145 * to avoid overlapping. As soon as the RAM version U-Boot sets
146 * up new MMU, this space is no longer needed.
147 */
148 gd->ram_top -= SPL_TLB_SETBACK;
149 gd->arch.tlb_size = PGTABLE_SIZE;
150 gd->arch.tlb_addr = (gd->ram_top - gd->arch.tlb_size) & ~(0x10000 - 1);
151 gd->arch.tlb_allocated = gd->arch.tlb_addr;
152#endif /* CONFIG_SPL_FSL_LS_PPA */
York Sunbb7d3422018-06-26 14:48:28 -0700153#if defined(CONFIG_QSPI_AHB_INIT) && defined(CONFIG_QSPI_BOOT)
154 qspi_ahb_init();
155#endif
York Sunf2aaf842017-05-15 08:52:00 -0700156}
York Sunffea3e62017-09-28 08:42:14 -0700157
158#ifdef CONFIG_SPL_OS_BOOT
159/*
160 * Return
161 * 0 if booting into OS is selected
162 * 1 if booting into U-Boot is selected
163 */
164int spl_start_uboot(void)
165{
166 env_init();
167 if (env_get_yesno("boot_os") != 0)
168 return 0;
169
170 return 1;
171}
172#endif /* CONFIG_SPL_OS_BOOT */
York Sunf2aaf842017-05-15 08:52:00 -0700173#endif /* CONFIG_SPL_BUILD */