blob: 1a7dde30a58dba458f39ee17ace63c203d83e080 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Mingkai Hu0e58b512015-10-26 19:47:50 +08002/*
3 * Copyright 2014-2015 Freescale Semiconductor, Inc.
Mingkai Hu0e58b512015-10-26 19:47:50 +08004 */
5
6#include <common.h>
Simon Glass85d65312019-12-28 10:44:58 -07007#include <clock_legacy.h>
Simon Glass1d91ba72019-11-14 12:57:37 -07008#include <cpu_func.h>
Michael Walle24bd03a2021-03-26 19:40:55 +01009#include <debug_uart.h>
Simon Glass79fd2142019-08-01 09:46:43 -060010#include <env.h>
Michael Walle97aaa982021-03-26 19:40:56 +010011#include <hang.h>
Simon Glass2dc9c342020-05-10 11:40:01 -060012#include <image.h>
Simon Glass97589732020-05-10 11:40:02 -060013#include <init.h>
Simon Glass0f2af882020-05-10 11:40:05 -060014#include <log.h>
Mingkai Hu0e58b512015-10-26 19:47:50 +080015#include <spl.h>
Simon Glass274e0b02020-05-10 11:39:56 -060016#include <asm/cache.h>
Simon Glass3ba929a2020-10-30 21:38:53 -060017#include <asm/global_data.h>
Mingkai Hu0e58b512015-10-26 19:47:50 +080018#include <asm/io.h>
19#include <fsl_ifc.h>
Mingkai Hu0e58b512015-10-26 19:47:50 +080020#include <i2c.h>
York Sunf2aaf842017-05-15 08:52:00 -070021#include <fsl_csu.h>
22#include <asm/arch/fdt.h>
23#include <asm/arch/ppa.h>
York Sunbb7d3422018-06-26 14:48:28 -070024#include <asm/arch/soc.h>
Mingkai Hu0e58b512015-10-26 19:47:50 +080025
26DECLARE_GLOBAL_DATA_PTR;
27
28u32 spl_boot_device(void)
29{
Sean Anderson99e12862022-03-22 17:16:05 -040030 if (IS_ENABLED(CONFIG_SPL_SEMIHOSTING))
31 return BOOT_DEVICE_SMH;
Simon Glassb58bfe02021-08-08 12:20:09 -060032#ifdef CONFIG_SPL_MMC
Mingkai Hu0e58b512015-10-26 19:47:50 +080033 return BOOT_DEVICE_MMC1;
34#endif
35#ifdef CONFIG_SPL_NAND_SUPPORT
36 return BOOT_DEVICE_NAND;
37#endif
York Sun3e512d82018-06-26 14:48:29 -070038#ifdef CONFIG_QSPI_BOOT
39 return BOOT_DEVICE_NOR;
40#endif
Mingkai Hu0e58b512015-10-26 19:47:50 +080041 return 0;
42}
43
Mingkai Hu0e58b512015-10-26 19:47:50 +080044#ifdef CONFIG_SPL_BUILD
Ruchika Guptad6b89202017-04-17 18:07:17 +053045
46void spl_board_init(void)
47{
Udit Agarwal22ec2382019-11-07 16:11:32 +000048#if defined(CONFIG_NXP_ESBC) && defined(CONFIG_FSL_LSCH2)
Ruchika Guptad6b89202017-04-17 18:07:17 +053049 /*
50 * In case of Secure Boot, the IBR configures the SMMU
51 * to allow only Secure transactions.
52 * SMMU must be reset in bypass mode.
53 * Set the ClientPD bit and Clear the USFCFG Bit
54 */
55 u32 val;
56 val = (in_le32(SMMU_SCR0) | SCR0_CLIENTPD_MASK) & ~(SCR0_USFCFG_MASK);
57 out_le32(SMMU_SCR0, val);
58 val = (in_le32(SMMU_NSCR0) | SCR0_CLIENTPD_MASK) & ~(SCR0_USFCFG_MASK);
59 out_le32(SMMU_NSCR0, val);
60#endif
York Sunf2aaf842017-05-15 08:52:00 -070061#ifdef CONFIG_LAYERSCAPE_NS_ACCESS
62 enable_layerscape_ns_access();
63#endif
64#ifdef CONFIG_SPL_FSL_LS_PPA
65 ppa_init();
66#endif
Ruchika Guptad6b89202017-04-17 18:07:17 +053067}
68
Mingkai Hu0e58b512015-10-26 19:47:50 +080069void board_init_f(ulong dummy)
70{
Michael Walle97aaa982021-03-26 19:40:56 +010071 int ret;
72
York Sunafe58b12018-06-26 14:26:02 -070073 icache_enable();
Mingkai Hu0e58b512015-10-26 19:47:50 +080074 /* Clear global data */
75 memset((void *)gd, 0, sizeof(gd_t));
Michael Walle24bd03a2021-03-26 19:40:55 +010076 if (IS_ENABLED(CONFIG_DEBUG_UART))
77 debug_uart_init();
Mingkai Hu0e58b512015-10-26 19:47:50 +080078 board_early_init_f();
Michael Walle97aaa982021-03-26 19:40:56 +010079 ret = spl_early_init();
80 if (ret) {
81 debug("spl_early_init() failed: %d\n", ret);
82 hang();
83 }
Mingkai Hu0e58b512015-10-26 19:47:50 +080084 timer_init();
York Sun4ce6fbf2017-03-27 11:41:01 -070085#ifdef CONFIG_ARCH_LS2080A
Mingkai Hu0e58b512015-10-26 19:47:50 +080086 env_init();
87#endif
88 get_clocks();
89
90 preloader_console_init();
Alexandru Gagniuc7861f8b2021-04-08 11:56:11 -050091 spl_set_bd();
Mingkai Hu0e58b512015-10-26 19:47:50 +080092
Tom Rini52b2e262021-08-18 23:12:24 -040093#if CONFIG_IS_ENABLED(SYS_I2C_LEGACY)
Simon Glassbccfc2e2021-07-10 21:14:36 -060094#ifdef CONFIG_SPL_I2C
Mingkai Hu0e58b512015-10-26 19:47:50 +080095 i2c_init_all();
96#endif
Biwen Lia8c4e1f2019-12-31 15:33:38 +080097#endif
Tom Rini89cdcab2021-12-12 22:12:31 -050098#if defined(CONFIG_VID) && (defined(CONFIG_ARCH_LS1088A) || \
99 defined(CONFIG_ARCH_LX2160A) || \
100 defined(CONFIG_ARCH_LX2162A))
Rajesh Bhagatf7716782018-01-17 16:13:08 +0530101 init_func_vid();
102#endif
Mingkai Hu0e58b512015-10-26 19:47:50 +0800103 dram_init();
York Sunf2aaf842017-05-15 08:52:00 -0700104#ifdef CONFIG_SPL_FSL_LS_PPA
105#ifndef CONFIG_SYS_MEM_RESERVE_SECURE
106#error Need secure RAM for PPA
Mingkai Hu0e58b512015-10-26 19:47:50 +0800107#endif
York Sunf2aaf842017-05-15 08:52:00 -0700108 /*
109 * Secure memory location is determined in dram_init_banksize().
110 * gd->ram_size is deducted by the size of secure ram.
111 */
112 dram_init_banksize();
113
114 /*
115 * After dram_init_bank_size(), we know U-Boot only uses the first
116 * memory bank regardless how big the memory is.
117 */
118 gd->ram_top = gd->bd->bi_dram[0].start + gd->bd->bi_dram[0].size;
119
120 /*
121 * If PPA is loaded, U-Boot will resume running at EL2.
122 * Cache and MMU will be enabled. Need a place for TLB.
123 * U-Boot will be relocated to the end of available memory
124 * in first bank. At this point, we cannot know how much
125 * memory U-Boot uses. Put TLB table lower by SPL_TLB_SETBACK
126 * to avoid overlapping. As soon as the RAM version U-Boot sets
127 * up new MMU, this space is no longer needed.
128 */
129 gd->ram_top -= SPL_TLB_SETBACK;
130 gd->arch.tlb_size = PGTABLE_SIZE;
131 gd->arch.tlb_addr = (gd->ram_top - gd->arch.tlb_size) & ~(0x10000 - 1);
132 gd->arch.tlb_allocated = gd->arch.tlb_addr;
133#endif /* CONFIG_SPL_FSL_LS_PPA */
York Sunbb7d3422018-06-26 14:48:28 -0700134#if defined(CONFIG_QSPI_AHB_INIT) && defined(CONFIG_QSPI_BOOT)
135 qspi_ahb_init();
136#endif
York Sunf2aaf842017-05-15 08:52:00 -0700137}
York Sunffea3e62017-09-28 08:42:14 -0700138
139#ifdef CONFIG_SPL_OS_BOOT
140/*
141 * Return
142 * 0 if booting into OS is selected
143 * 1 if booting into U-Boot is selected
144 */
145int spl_start_uboot(void)
146{
147 env_init();
148 if (env_get_yesno("boot_os") != 0)
149 return 0;
150
151 return 1;
152}
153#endif /* CONFIG_SPL_OS_BOOT */
York Sunf2aaf842017-05-15 08:52:00 -0700154#endif /* CONFIG_SPL_BUILD */