blob: d5131bcf4b39a9be856b06ddc04021e034ce75c1 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Mingkai Hu0e58b512015-10-26 19:47:50 +08002/*
3 * Copyright 2014-2015 Freescale Semiconductor, Inc.
Mingkai Hu0e58b512015-10-26 19:47:50 +08004 */
5
6#include <common.h>
Simon Glass85d65312019-12-28 10:44:58 -07007#include <clock_legacy.h>
Simon Glass1d91ba72019-11-14 12:57:37 -07008#include <cpu_func.h>
Simon Glass79fd2142019-08-01 09:46:43 -06009#include <env.h>
Simon Glass2dc9c342020-05-10 11:40:01 -060010#include <image.h>
Simon Glass97589732020-05-10 11:40:02 -060011#include <init.h>
Simon Glass0f2af882020-05-10 11:40:05 -060012#include <log.h>
Mingkai Hu0e58b512015-10-26 19:47:50 +080013#include <spl.h>
Simon Glass274e0b02020-05-10 11:39:56 -060014#include <asm/cache.h>
Simon Glass3ba929a2020-10-30 21:38:53 -060015#include <asm/global_data.h>
Mingkai Hu0e58b512015-10-26 19:47:50 +080016#include <asm/io.h>
17#include <fsl_ifc.h>
Mingkai Hu0e58b512015-10-26 19:47:50 +080018#include <i2c.h>
York Sunf2aaf842017-05-15 08:52:00 -070019#include <fsl_csu.h>
20#include <asm/arch/fdt.h>
21#include <asm/arch/ppa.h>
York Sunbb7d3422018-06-26 14:48:28 -070022#include <asm/arch/soc.h>
Mingkai Hu0e58b512015-10-26 19:47:50 +080023
24DECLARE_GLOBAL_DATA_PTR;
25
26u32 spl_boot_device(void)
27{
28#ifdef CONFIG_SPL_MMC_SUPPORT
29 return BOOT_DEVICE_MMC1;
30#endif
31#ifdef CONFIG_SPL_NAND_SUPPORT
32 return BOOT_DEVICE_NAND;
33#endif
York Sun3e512d82018-06-26 14:48:29 -070034#ifdef CONFIG_QSPI_BOOT
35 return BOOT_DEVICE_NOR;
36#endif
Mingkai Hu0e58b512015-10-26 19:47:50 +080037 return 0;
38}
39
Mingkai Hu0e58b512015-10-26 19:47:50 +080040#ifdef CONFIG_SPL_BUILD
Ruchika Guptad6b89202017-04-17 18:07:17 +053041
Simon Glassb79ff7c2020-12-22 19:30:21 -070042/* Define board data structure */
43static struct bd_info bdata __attribute__ ((section(".data")));
44
Ruchika Guptad6b89202017-04-17 18:07:17 +053045void spl_board_init(void)
46{
Udit Agarwal22ec2382019-11-07 16:11:32 +000047#if defined(CONFIG_NXP_ESBC) && defined(CONFIG_FSL_LSCH2)
Ruchika Guptad6b89202017-04-17 18:07:17 +053048 /*
49 * In case of Secure Boot, the IBR configures the SMMU
50 * to allow only Secure transactions.
51 * SMMU must be reset in bypass mode.
52 * Set the ClientPD bit and Clear the USFCFG Bit
53 */
54 u32 val;
55 val = (in_le32(SMMU_SCR0) | SCR0_CLIENTPD_MASK) & ~(SCR0_USFCFG_MASK);
56 out_le32(SMMU_SCR0, val);
57 val = (in_le32(SMMU_NSCR0) | SCR0_CLIENTPD_MASK) & ~(SCR0_USFCFG_MASK);
58 out_le32(SMMU_NSCR0, val);
59#endif
York Sunf2aaf842017-05-15 08:52:00 -070060#ifdef CONFIG_LAYERSCAPE_NS_ACCESS
61 enable_layerscape_ns_access();
62#endif
63#ifdef CONFIG_SPL_FSL_LS_PPA
64 ppa_init();
65#endif
Ruchika Guptad6b89202017-04-17 18:07:17 +053066}
67
Mingkai Hu0e58b512015-10-26 19:47:50 +080068void board_init_f(ulong dummy)
69{
York Sunafe58b12018-06-26 14:26:02 -070070 icache_enable();
Mingkai Hu0e58b512015-10-26 19:47:50 +080071 /* Clear global data */
72 memset((void *)gd, 0, sizeof(gd_t));
Mingkai Hu0e58b512015-10-26 19:47:50 +080073 board_early_init_f();
74 timer_init();
York Sun4ce6fbf2017-03-27 11:41:01 -070075#ifdef CONFIG_ARCH_LS2080A
Mingkai Hu0e58b512015-10-26 19:47:50 +080076 env_init();
77#endif
78 get_clocks();
79
80 preloader_console_init();
Simon Glassb79ff7c2020-12-22 19:30:21 -070081 gd->bd = &bdata;
Mingkai Hu0e58b512015-10-26 19:47:50 +080082
Biwen Lia8c4e1f2019-12-31 15:33:38 +080083#ifdef CONFIG_SYS_I2C
Mingkai Hu0e58b512015-10-26 19:47:50 +080084#ifdef CONFIG_SPL_I2C_SUPPORT
85 i2c_init_all();
86#endif
Biwen Lia8c4e1f2019-12-31 15:33:38 +080087#endif
Rajesh Bhagatf7716782018-01-17 16:13:08 +053088#ifdef CONFIG_VID
89 init_func_vid();
90#endif
Mingkai Hu0e58b512015-10-26 19:47:50 +080091 dram_init();
York Sunf2aaf842017-05-15 08:52:00 -070092#ifdef CONFIG_SPL_FSL_LS_PPA
93#ifndef CONFIG_SYS_MEM_RESERVE_SECURE
94#error Need secure RAM for PPA
Mingkai Hu0e58b512015-10-26 19:47:50 +080095#endif
York Sunf2aaf842017-05-15 08:52:00 -070096 /*
97 * Secure memory location is determined in dram_init_banksize().
98 * gd->ram_size is deducted by the size of secure ram.
99 */
100 dram_init_banksize();
101
102 /*
103 * After dram_init_bank_size(), we know U-Boot only uses the first
104 * memory bank regardless how big the memory is.
105 */
106 gd->ram_top = gd->bd->bi_dram[0].start + gd->bd->bi_dram[0].size;
107
108 /*
109 * If PPA is loaded, U-Boot will resume running at EL2.
110 * Cache and MMU will be enabled. Need a place for TLB.
111 * U-Boot will be relocated to the end of available memory
112 * in first bank. At this point, we cannot know how much
113 * memory U-Boot uses. Put TLB table lower by SPL_TLB_SETBACK
114 * to avoid overlapping. As soon as the RAM version U-Boot sets
115 * up new MMU, this space is no longer needed.
116 */
117 gd->ram_top -= SPL_TLB_SETBACK;
118 gd->arch.tlb_size = PGTABLE_SIZE;
119 gd->arch.tlb_addr = (gd->ram_top - gd->arch.tlb_size) & ~(0x10000 - 1);
120 gd->arch.tlb_allocated = gd->arch.tlb_addr;
121#endif /* CONFIG_SPL_FSL_LS_PPA */
York Sunbb7d3422018-06-26 14:48:28 -0700122#if defined(CONFIG_QSPI_AHB_INIT) && defined(CONFIG_QSPI_BOOT)
123 qspi_ahb_init();
124#endif
York Sunf2aaf842017-05-15 08:52:00 -0700125}
York Sunffea3e62017-09-28 08:42:14 -0700126
127#ifdef CONFIG_SPL_OS_BOOT
128/*
129 * Return
130 * 0 if booting into OS is selected
131 * 1 if booting into U-Boot is selected
132 */
133int spl_start_uboot(void)
134{
135 env_init();
136 if (env_get_yesno("boot_os") != 0)
137 return 0;
138
139 return 1;
140}
141#endif /* CONFIG_SPL_OS_BOOT */
142#ifdef CONFIG_SPL_LOAD_FIT
Michael Wallea08e7132019-11-24 21:13:21 +0100143__weak int board_fit_config_name_match(const char *name)
York Sunffea3e62017-09-28 08:42:14 -0700144{
145 /* Just empty function now - can't decide what to choose */
146 debug("%s: %s\n", __func__, name);
147
148 return 0;
149}
150#endif
York Sunf2aaf842017-05-15 08:52:00 -0700151#endif /* CONFIG_SPL_BUILD */