blob: 8b1e0d55a419c7a0558d94a1820facbcd6d8ef83 [file] [log] [blame]
Wolfgang Denk5e1d9ec2006-10-24 14:31:24 +02001/*
2 * Copyright (C) 2004-2006 Atmel Corporation
3 *
Andreas Bießmannfb378682010-09-03 10:28:05 +02004 * Modified to support C structur SoC access by
5 * Andreas Bießmann <biessmann@corscience.de>
6 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02007 * SPDX-License-Identifier: GPL-2.0+
Wolfgang Denk5e1d9ec2006-10-24 14:31:24 +02008 */
9#include <common.h>
Simon Glass7cbab242014-10-29 13:09:00 -060010#include <dm.h>
11#include <errno.h>
Jean-Christophe PLAGNIOL-VILLARDd5ee38e2009-03-27 23:26:42 +010012#include <watchdog.h>
Marek Vasutff093ed2012-09-13 16:50:30 +020013#include <serial.h>
Wenyou Yang6b611e62016-10-17 09:49:55 +080014#include <debug_uart.h>
Marek Vasutff093ed2012-09-13 16:50:30 +020015#include <linux/compiler.h>
Wolfgang Denk5e1d9ec2006-10-24 14:31:24 +020016
Wolfgang Denk5e1d9ec2006-10-24 14:31:24 +020017#include <asm/io.h>
Simon Glass7cbab242014-10-29 13:09:00 -060018#ifdef CONFIG_DM_SERIAL
19#include <asm/arch/atmel_serial.h>
20#endif
Haavard Skinnemoen0a2743f2006-11-19 18:06:53 +010021#include <asm/arch/clk.h>
Reinhard Meyer7f619cb2010-11-03 16:32:56 +010022#include <asm/arch/hardware.h>
Wolfgang Denk5e1d9ec2006-10-24 14:31:24 +020023
24#include "atmel_usart.h"
25
26DECLARE_GLOBAL_DATA_PTR;
27
Wenyou Yangb045a602017-04-14 15:01:27 +080028#ifndef CONFIG_DM_SERIAL
Simon Glass1e5c2a82014-10-29 13:08:59 -060029static void atmel_serial_setbrg_internal(atmel_usart3_t *usart, int id,
30 int baudrate)
Wolfgang Denk5e1d9ec2006-10-24 14:31:24 +020031{
32 unsigned long divisor;
33 unsigned long usart_hz;
34
35 /*
36 * Master Clock
37 * Baud Rate = --------------
38 * 16 * CD
39 */
Simon Glass1e5c2a82014-10-29 13:08:59 -060040 usart_hz = get_usart_clk_rate(id);
41 divisor = (usart_hz / 16 + baudrate / 2) / baudrate;
Andreas Bießmannfb378682010-09-03 10:28:05 +020042 writel(USART3_BF(CD, divisor), &usart->brgr);
Wolfgang Denk5e1d9ec2006-10-24 14:31:24 +020043}
44
Simon Glass1e5c2a82014-10-29 13:08:59 -060045static void atmel_serial_init_internal(atmel_usart3_t *usart)
Wolfgang Denk5e1d9ec2006-10-24 14:31:24 +020046{
Xu, Hong9db57992011-08-02 01:05:04 +000047 /*
48 * Just in case: drain transmitter register
49 * 1000us is enough for baudrate >= 9600
50 */
51 if (!(readl(&usart->csr) & USART3_BIT(TXEMPTY)))
52 __udelay(1000);
53
Andreas Bießmannfb378682010-09-03 10:28:05 +020054 writel(USART3_BIT(RSTRX) | USART3_BIT(RSTTX), &usart->cr);
Simon Glass1e5c2a82014-10-29 13:08:59 -060055}
Wolfgang Denk5e1d9ec2006-10-24 14:31:24 +020056
Simon Glass1e5c2a82014-10-29 13:08:59 -060057static void atmel_serial_activate(atmel_usart3_t *usart)
58{
Andreas Bießmannfb378682010-09-03 10:28:05 +020059 writel((USART3_BF(USART_MODE, USART3_USART_MODE_NORMAL)
Haavard Skinnemoen0a2743f2006-11-19 18:06:53 +010060 | USART3_BF(USCLKS, USART3_USCLKS_MCK)
61 | USART3_BF(CHRL, USART3_CHRL_8)
62 | USART3_BF(PAR, USART3_PAR_NONE)
Andreas Bießmannfb378682010-09-03 10:28:05 +020063 | USART3_BF(NBSTOP, USART3_NBSTOP_1)),
64 &usart->mr);
Xu, Hong9db57992011-08-02 01:05:04 +000065 writel(USART3_BIT(RXEN) | USART3_BIT(TXEN), &usart->cr);
66 /* 100us is enough for the new settings to be settled */
67 __udelay(100);
Simon Glass1e5c2a82014-10-29 13:08:59 -060068}
69
70static void atmel_serial_setbrg(void)
71{
72 atmel_serial_setbrg_internal((atmel_usart3_t *)CONFIG_USART_BASE,
73 CONFIG_USART_ID, gd->baudrate);
74}
75
76static int atmel_serial_init(void)
77{
78 atmel_usart3_t *usart = (atmel_usart3_t *)CONFIG_USART_BASE;
79
80 atmel_serial_init_internal(usart);
81 serial_setbrg();
82 atmel_serial_activate(usart);
Wolfgang Denk5e1d9ec2006-10-24 14:31:24 +020083
84 return 0;
85}
86
Marek Vasutff093ed2012-09-13 16:50:30 +020087static void atmel_serial_putc(char c)
Wolfgang Denk5e1d9ec2006-10-24 14:31:24 +020088{
Reinhard Meyer7f619cb2010-11-03 16:32:56 +010089 atmel_usart3_t *usart = (atmel_usart3_t *)CONFIG_USART_BASE;
Andreas Bießmannfb378682010-09-03 10:28:05 +020090
Wolfgang Denk5e1d9ec2006-10-24 14:31:24 +020091 if (c == '\n')
92 serial_putc('\r');
93
Andreas Bießmannfb378682010-09-03 10:28:05 +020094 while (!(readl(&usart->csr) & USART3_BIT(TXRDY)));
95 writel(c, &usart->thr);
Wolfgang Denk5e1d9ec2006-10-24 14:31:24 +020096}
97
Marek Vasutff093ed2012-09-13 16:50:30 +020098static int atmel_serial_getc(void)
Wolfgang Denk5e1d9ec2006-10-24 14:31:24 +020099{
Reinhard Meyer7f619cb2010-11-03 16:32:56 +0100100 atmel_usart3_t *usart = (atmel_usart3_t *)CONFIG_USART_BASE;
Andreas Bießmannfb378682010-09-03 10:28:05 +0200101
102 while (!(readl(&usart->csr) & USART3_BIT(RXRDY)))
Jean-Christophe PLAGNIOL-VILLARDd5ee38e2009-03-27 23:26:42 +0100103 WATCHDOG_RESET();
Andreas Bießmannfb378682010-09-03 10:28:05 +0200104 return readl(&usart->rhr);
Wolfgang Denk5e1d9ec2006-10-24 14:31:24 +0200105}
106
Marek Vasutff093ed2012-09-13 16:50:30 +0200107static int atmel_serial_tstc(void)
Wolfgang Denk5e1d9ec2006-10-24 14:31:24 +0200108{
Reinhard Meyer7f619cb2010-11-03 16:32:56 +0100109 atmel_usart3_t *usart = (atmel_usart3_t *)CONFIG_USART_BASE;
Andreas Bießmannfb378682010-09-03 10:28:05 +0200110 return (readl(&usart->csr) & USART3_BIT(RXRDY)) != 0;
Wolfgang Denk5e1d9ec2006-10-24 14:31:24 +0200111}
Marek Vasutff093ed2012-09-13 16:50:30 +0200112
Marek Vasutff093ed2012-09-13 16:50:30 +0200113static struct serial_device atmel_serial_drv = {
114 .name = "atmel_serial",
115 .start = atmel_serial_init,
116 .stop = NULL,
117 .setbrg = atmel_serial_setbrg,
118 .putc = atmel_serial_putc,
Marek Vasutd9c64492012-10-06 14:07:02 +0000119 .puts = default_serial_puts,
Marek Vasutff093ed2012-09-13 16:50:30 +0200120 .getc = atmel_serial_getc,
121 .tstc = atmel_serial_tstc,
122};
123
124void atmel_serial_initialize(void)
125{
126 serial_register(&atmel_serial_drv);
127}
128
129__weak struct serial_device *default_serial_console(void)
130{
131 return &atmel_serial_drv;
132}
Simon Glass7cbab242014-10-29 13:09:00 -0600133#endif
134
135#ifdef CONFIG_DM_SERIAL
136
137struct atmel_serial_priv {
138 atmel_usart3_t *usart;
139};
140
Wenyou Yangb045a602017-04-14 15:01:27 +0800141static void _atmel_serial_set_brg(atmel_usart3_t *usart,
142 ulong usart_clk_rate, int baudrate)
143{
144 unsigned long divisor;
145
146 divisor = (usart_clk_rate / 16 + baudrate / 2) / baudrate;
147 writel(USART3_BF(CD, divisor), &usart->brgr);
148}
149
150void _atmel_serial_init(atmel_usart3_t *usart,
151 ulong usart_clk_rate, int baudrate)
152{
153 writel(USART3_BIT(RXDIS) | USART3_BIT(TXDIS), &usart->cr);
154
155 writel((USART3_BF(USART_MODE, USART3_USART_MODE_NORMAL) |
156 USART3_BF(USCLKS, USART3_USCLKS_MCK) |
157 USART3_BF(CHRL, USART3_CHRL_8) |
158 USART3_BF(PAR, USART3_PAR_NONE) |
159 USART3_BF(NBSTOP, USART3_NBSTOP_1)), &usart->mr);
160
161 _atmel_serial_set_brg(usart, usart_clk_rate, baudrate);
162
163 writel(USART3_BIT(RSTRX) | USART3_BIT(RSTTX), &usart->cr);
164 writel(USART3_BIT(RXEN) | USART3_BIT(TXEN), &usart->cr);
165}
166
Simon Glass7cbab242014-10-29 13:09:00 -0600167int atmel_serial_setbrg(struct udevice *dev, int baudrate)
168{
169 struct atmel_serial_priv *priv = dev_get_priv(dev);
170
Wenyou Yangb045a602017-04-14 15:01:27 +0800171 _atmel_serial_set_brg(priv->usart, get_usart_clk_rate(0), baudrate);
Simon Glass7cbab242014-10-29 13:09:00 -0600172
173 return 0;
174}
175
176static int atmel_serial_getc(struct udevice *dev)
177{
178 struct atmel_serial_priv *priv = dev_get_priv(dev);
179
180 if (!(readl(&priv->usart->csr) & USART3_BIT(RXRDY)))
181 return -EAGAIN;
182
183 return readl(&priv->usart->rhr);
184}
185
186static int atmel_serial_putc(struct udevice *dev, const char ch)
187{
188 struct atmel_serial_priv *priv = dev_get_priv(dev);
189
190 if (!(readl(&priv->usart->csr) & USART3_BIT(TXRDY)))
191 return -EAGAIN;
192
193 writel(ch, &priv->usart->thr);
194
195 return 0;
196}
197
198static int atmel_serial_pending(struct udevice *dev, bool input)
199{
200 struct atmel_serial_priv *priv = dev_get_priv(dev);
201 uint32_t csr = readl(&priv->usart->csr);
202
203 if (input)
204 return csr & USART3_BIT(RXRDY) ? 1 : 0;
205 else
206 return csr & USART3_BIT(TXEMPTY) ? 0 : 1;
207}
208
209static const struct dm_serial_ops atmel_serial_ops = {
210 .putc = atmel_serial_putc,
211 .pending = atmel_serial_pending,
212 .getc = atmel_serial_getc,
213 .setbrg = atmel_serial_setbrg,
214};
215
216static int atmel_serial_probe(struct udevice *dev)
217{
218 struct atmel_serial_platdata *plat = dev->platdata;
219 struct atmel_serial_priv *priv = dev_get_priv(dev);
Wenyou Yangb0e59ee2016-06-01 08:36:56 +0800220#if CONFIG_IS_ENABLED(OF_CONTROL)
221 fdt_addr_t addr_base;
Simon Glass7cbab242014-10-29 13:09:00 -0600222
Wenyou Yangb0e59ee2016-06-01 08:36:56 +0800223 addr_base = dev_get_addr(dev);
224 if (addr_base == FDT_ADDR_T_NONE)
225 return -ENODEV;
226
227 plat->base_addr = (uint32_t)addr_base;
228#endif
Simon Glass7cbab242014-10-29 13:09:00 -0600229 priv->usart = (atmel_usart3_t *)plat->base_addr;
Wenyou Yangb045a602017-04-14 15:01:27 +0800230
231 _atmel_serial_init(priv->usart, get_usart_clk_rate(0), gd->baudrate);
Simon Glass7cbab242014-10-29 13:09:00 -0600232
233 return 0;
234}
235
Wenyou Yangb0e59ee2016-06-01 08:36:56 +0800236#if CONFIG_IS_ENABLED(OF_CONTROL)
237static const struct udevice_id atmel_serial_ids[] = {
238 { .compatible = "atmel,at91sam9260-usart" },
239 { }
240};
241#endif
242
Simon Glass7cbab242014-10-29 13:09:00 -0600243U_BOOT_DRIVER(serial_atmel) = {
244 .name = "serial_atmel",
245 .id = UCLASS_SERIAL,
Wenyou Yangb0e59ee2016-06-01 08:36:56 +0800246#if CONFIG_IS_ENABLED(OF_CONTROL)
247 .of_match = atmel_serial_ids,
248 .platdata_auto_alloc_size = sizeof(struct atmel_serial_platdata),
249#endif
Simon Glass7cbab242014-10-29 13:09:00 -0600250 .probe = atmel_serial_probe,
251 .ops = &atmel_serial_ops,
252 .flags = DM_FLAG_PRE_RELOC,
253 .priv_auto_alloc_size = sizeof(struct atmel_serial_priv),
254};
255#endif
Wenyou Yang6b611e62016-10-17 09:49:55 +0800256
257#ifdef CONFIG_DEBUG_UART_ATMEL
258static inline void _debug_uart_init(void)
259{
260 atmel_usart3_t *usart = (atmel_usart3_t *)CONFIG_DEBUG_UART_BASE;
261
Wenyou Yangb045a602017-04-14 15:01:27 +0800262 _atmel_serial_init(usart, CONFIG_DEBUG_UART_CLOCK, CONFIG_BAUDRATE);
Wenyou Yang6b611e62016-10-17 09:49:55 +0800263}
264
265static inline void _debug_uart_putc(int ch)
266{
267 atmel_usart3_t *usart = (atmel_usart3_t *)CONFIG_DEBUG_UART_BASE;
268
269 while (!(readl(&usart->csr) & USART3_BIT(TXRDY)))
270 ;
271
272 writel(ch, &usart->thr);
273}
274
275DEBUG_UART_FUNCS
276#endif