wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 1 | /* |
| 2 | * armboot - Startup Code for ARM920 CPU-core |
| 3 | * |
Albert ARIBAUD | 60fbc8d | 2011-08-04 18:45:45 +0200 | [diff] [blame] | 4 | * Copyright (c) 2001 Marius Gröger <mag@sysgo.de> |
| 5 | * Copyright (c) 2002 Alex Züpke <azu@sysgo.de> |
Detlev Zundel | f1b3f2b | 2009-05-13 10:54:10 +0200 | [diff] [blame] | 6 | * Copyright (c) 2002 Gary Jennejohn <garyj@denx.de> |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 7 | * |
| 8 | * See file CREDITS for list of people who contributed to this |
| 9 | * project. |
| 10 | * |
| 11 | * This program is free software; you can redistribute it and/or |
| 12 | * modify it under the terms of the GNU General Public License as |
| 13 | * published by the Free Software Foundation; either version 2 of |
| 14 | * the License, or (at your option) any later version. |
| 15 | * |
| 16 | * This program is distributed in the hope that it will be useful, |
| 17 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 18 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 19 | * GNU General Public License for more details. |
| 20 | * |
| 21 | * You should have received a copy of the GNU General Public License |
| 22 | * along with this program; if not, write to the Free Software |
| 23 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 24 | * MA 02111-1307 USA |
| 25 | */ |
| 26 | |
Wolfgang Denk | 0191e47 | 2010-10-26 14:34:52 +0200 | [diff] [blame] | 27 | #include <asm-offsets.h> |
Wolfgang Denk | 140f044 | 2009-07-27 10:06:39 +0200 | [diff] [blame] | 28 | #include <common.h> |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 29 | #include <config.h> |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 30 | |
| 31 | /* |
| 32 | ************************************************************************* |
| 33 | * |
| 34 | * Jump vector table as in table 3.1 in [1] |
| 35 | * |
| 36 | ************************************************************************* |
| 37 | */ |
| 38 | |
| 39 | |
| 40 | .globl _start |
kevin.morfitt@fearnside-systems.co.uk | d1cacc7 | 2009-10-10 13:30:22 +0900 | [diff] [blame] | 41 | _start: b start_code |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 42 | ldr pc, _undefined_instruction |
| 43 | ldr pc, _software_interrupt |
| 44 | ldr pc, _prefetch_abort |
| 45 | ldr pc, _data_abort |
| 46 | ldr pc, _not_used |
| 47 | ldr pc, _irq |
| 48 | ldr pc, _fiq |
| 49 | |
| 50 | _undefined_instruction: .word undefined_instruction |
| 51 | _software_interrupt: .word software_interrupt |
| 52 | _prefetch_abort: .word prefetch_abort |
| 53 | _data_abort: .word data_abort |
| 54 | _not_used: .word not_used |
| 55 | _irq: .word irq |
| 56 | _fiq: .word fiq |
| 57 | |
| 58 | .balignl 16,0xdeadbeef |
| 59 | |
| 60 | |
| 61 | /* |
| 62 | ************************************************************************* |
| 63 | * |
Peter Pearse | 782cf16 | 2007-09-05 16:04:41 +0100 | [diff] [blame] | 64 | * Startup Code (called from the ARM reset exception vector) |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 65 | * |
| 66 | * do important init only if we don't start from memory! |
| 67 | * relocate armboot to ram |
| 68 | * setup stack |
| 69 | * jump to second stage |
| 70 | * |
| 71 | ************************************************************************* |
| 72 | */ |
| 73 | |
Heiko Schocher | 271a240 | 2010-09-17 13:10:43 +0200 | [diff] [blame] | 74 | .globl _TEXT_BASE |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 75 | _TEXT_BASE: |
Benoît Thébaudeau | a402da3 | 2013-04-11 09:35:42 +0000 | [diff] [blame] | 76 | #if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_TEXT_BASE) |
| 77 | .word CONFIG_SPL_TEXT_BASE |
| 78 | #else |
Wolfgang Denk | 0708bc6 | 2010-10-07 21:51:12 +0200 | [diff] [blame] | 79 | .word CONFIG_SYS_TEXT_BASE |
Benoît Thébaudeau | a402da3 | 2013-04-11 09:35:42 +0000 | [diff] [blame] | 80 | #endif |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 81 | |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 82 | /* |
wdenk | 927034e | 2004-02-08 19:38:38 +0000 | [diff] [blame] | 83 | * These are defined in the board-specific linker script. |
Albert Aribaud | 126897e | 2010-11-25 22:45:02 +0100 | [diff] [blame] | 84 | * Subtracting _start from them lets the linker put their |
| 85 | * relative position in the executable instead of leaving |
| 86 | * them null. |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 87 | */ |
Albert Aribaud | 126897e | 2010-11-25 22:45:02 +0100 | [diff] [blame] | 88 | .globl _bss_start_ofs |
| 89 | _bss_start_ofs: |
| 90 | .word __bss_start - _start |
wdenk | 927034e | 2004-02-08 19:38:38 +0000 | [diff] [blame] | 91 | |
Benoît Thébaudeau | 03bae03 | 2013-04-11 09:35:46 +0000 | [diff] [blame] | 92 | .globl _image_copy_end_ofs |
| 93 | _image_copy_end_ofs: |
| 94 | .word __image_copy_end - _start |
| 95 | |
Albert Aribaud | 126897e | 2010-11-25 22:45:02 +0100 | [diff] [blame] | 96 | .globl _bss_end_ofs |
| 97 | _bss_end_ofs: |
Simon Glass | ed70c8f | 2013-03-14 06:54:53 +0000 | [diff] [blame] | 98 | .word __bss_end - _start |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 99 | |
Po-Yu Chuang | 1864b00 | 2011-03-01 23:02:04 +0000 | [diff] [blame] | 100 | .globl _end_ofs |
| 101 | _end_ofs: |
| 102 | .word _end - _start |
| 103 | |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 104 | #ifdef CONFIG_USE_IRQ |
| 105 | /* IRQ stack memory (calculated at run-time) */ |
| 106 | .globl IRQ_STACK_START |
| 107 | IRQ_STACK_START: |
| 108 | .word 0x0badc0de |
| 109 | |
| 110 | /* IRQ stack memory (calculated at run-time) */ |
| 111 | .globl FIQ_STACK_START |
| 112 | FIQ_STACK_START: |
| 113 | .word 0x0badc0de |
| 114 | #endif |
| 115 | |
Heiko Schocher | 271a240 | 2010-09-17 13:10:43 +0200 | [diff] [blame] | 116 | /* IRQ stack memory (calculated at run-time) + 8 bytes */ |
| 117 | .globl IRQ_STACK_START_IN |
| 118 | IRQ_STACK_START_IN: |
| 119 | .word 0x0badc0de |
| 120 | |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 121 | /* |
Peter Pearse | 782cf16 | 2007-09-05 16:04:41 +0100 | [diff] [blame] | 122 | * the actual start code |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 123 | */ |
| 124 | |
Peter Pearse | 782cf16 | 2007-09-05 16:04:41 +0100 | [diff] [blame] | 125 | start_code: |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 126 | /* |
| 127 | * set the cpu to SVC32 mode |
| 128 | */ |
kevin.morfitt@fearnside-systems.co.uk | d1cacc7 | 2009-10-10 13:30:22 +0900 | [diff] [blame] | 129 | mrs r0, cpsr |
| 130 | bic r0, r0, #0x1f |
| 131 | orr r0, r0, #0xd3 |
| 132 | msr cpsr, r0 |
Peter Pearse | 782cf16 | 2007-09-05 16:04:41 +0100 | [diff] [blame] | 133 | |
Jean-Christophe PLAGNIOL-VILLARD | 06f3496 | 2008-11-30 19:36:50 +0100 | [diff] [blame] | 134 | #if defined(CONFIG_AT91RM9200DK) || defined(CONFIG_AT91RM9200EK) |
Peter Pearse | de5b02c | 2007-08-14 10:10:52 +0100 | [diff] [blame] | 135 | /* |
Peter Pearse | 782cf16 | 2007-09-05 16:04:41 +0100 | [diff] [blame] | 136 | * relocate exception table |
Peter Pearse | de5b02c | 2007-08-14 10:10:52 +0100 | [diff] [blame] | 137 | */ |
| 138 | ldr r0, =_start |
| 139 | ldr r1, =0x0 |
| 140 | mov r2, #16 |
| 141 | copyex: |
| 142 | subs r2, r2, #1 |
| 143 | ldr r3, [r0], #4 |
| 144 | str r3, [r1], #4 |
| 145 | bne copyex |
| 146 | #endif |
| 147 | |
kevin.morfitt@fearnside-systems.co.uk | e0d8131 | 2009-11-17 18:30:34 +0900 | [diff] [blame] | 148 | #ifdef CONFIG_S3C24X0 |
Peter Pearse | 782cf16 | 2007-09-05 16:04:41 +0100 | [diff] [blame] | 149 | /* turn off the watchdog */ |
| 150 | |
| 151 | # if defined(CONFIG_S3C2400) |
kevin.morfitt@fearnside-systems.co.uk | d1cacc7 | 2009-10-10 13:30:22 +0900 | [diff] [blame] | 152 | # define pWTCON 0x15300000 |
Mike Williams | bf895ad | 2011-07-22 04:01:30 +0000 | [diff] [blame] | 153 | # define INTMSK 0x14400008 /* Interrupt-Controller base addresses */ |
Peter Pearse | 782cf16 | 2007-09-05 16:04:41 +0100 | [diff] [blame] | 154 | # define CLKDIVN 0x14800014 /* clock divisor register */ |
| 155 | #else |
kevin.morfitt@fearnside-systems.co.uk | d1cacc7 | 2009-10-10 13:30:22 +0900 | [diff] [blame] | 156 | # define pWTCON 0x53000000 |
Mike Williams | bf895ad | 2011-07-22 04:01:30 +0000 | [diff] [blame] | 157 | # define INTMSK 0x4A000008 /* Interrupt-Controller base addresses */ |
Peter Pearse | 782cf16 | 2007-09-05 16:04:41 +0100 | [diff] [blame] | 158 | # define INTSUBMSK 0x4A00001C |
| 159 | # define CLKDIVN 0x4C000014 /* clock divisor register */ |
| 160 | # endif |
| 161 | |
kevin.morfitt@fearnside-systems.co.uk | d1cacc7 | 2009-10-10 13:30:22 +0900 | [diff] [blame] | 162 | ldr r0, =pWTCON |
| 163 | mov r1, #0x0 |
| 164 | str r1, [r0] |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 165 | |
| 166 | /* |
| 167 | * mask all IRQs by setting all bits in the INTMR - default |
| 168 | */ |
| 169 | mov r1, #0xffffffff |
| 170 | ldr r0, =INTMSK |
| 171 | str r1, [r0] |
wdenk | 7ac1610 | 2004-08-01 22:48:16 +0000 | [diff] [blame] | 172 | # if defined(CONFIG_S3C2410) |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 173 | ldr r1, =0x3ff |
| 174 | ldr r0, =INTSUBMSK |
| 175 | str r1, [r0] |
wdenk | 7ac1610 | 2004-08-01 22:48:16 +0000 | [diff] [blame] | 176 | # endif |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 177 | |
| 178 | /* FCLK:HCLK:PCLK = 1:2:4 */ |
| 179 | /* default FCLK is 120 MHz ! */ |
| 180 | ldr r0, =CLKDIVN |
| 181 | mov r1, #3 |
| 182 | str r1, [r0] |
kevin.morfitt@fearnside-systems.co.uk | e0d8131 | 2009-11-17 18:30:34 +0900 | [diff] [blame] | 183 | #endif /* CONFIG_S3C24X0 */ |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 184 | |
| 185 | /* |
| 186 | * we do sys-critical inits only at reboot, |
| 187 | * not when booting from ram! |
| 188 | */ |
wdenk | 3d3d99f | 2005-04-04 12:44:11 +0000 | [diff] [blame] | 189 | #ifndef CONFIG_SKIP_LOWLEVEL_INIT |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 190 | bl cpu_init_crit |
| 191 | #endif |
| 192 | |
Albert ARIBAUD | facdae5 | 2013-01-08 10:18:02 +0000 | [diff] [blame] | 193 | bl _main |
Heiko Schocher | 271a240 | 2010-09-17 13:10:43 +0200 | [diff] [blame] | 194 | |
| 195 | /*------------------------------------------------------------------------------*/ |
| 196 | |
| 197 | /* |
Benoît Thébaudeau | a043661 | 2013-04-11 09:35:53 +0000 | [diff] [blame] | 198 | * void relocate_code(addr_moni) |
Heiko Schocher | 271a240 | 2010-09-17 13:10:43 +0200 | [diff] [blame] | 199 | * |
Benoît Thébaudeau | 9039c10 | 2013-04-11 09:35:43 +0000 | [diff] [blame] | 200 | * This function relocates the monitor code. |
Heiko Schocher | 271a240 | 2010-09-17 13:10:43 +0200 | [diff] [blame] | 201 | */ |
| 202 | .globl relocate_code |
| 203 | relocate_code: |
Benoît Thébaudeau | a043661 | 2013-04-11 09:35:53 +0000 | [diff] [blame] | 204 | mov r6, r0 /* save addr of destination */ |
Heiko Schocher | 271a240 | 2010-09-17 13:10:43 +0200 | [diff] [blame] | 205 | |
Heiko Schocher | 271a240 | 2010-09-17 13:10:43 +0200 | [diff] [blame] | 206 | adr r0, _start |
Benoît Thébaudeau | a18f323 | 2013-04-11 09:35:45 +0000 | [diff] [blame] | 207 | subs r9, r6, r0 /* r9 <- relocation offset */ |
Albert ARIBAUD | facdae5 | 2013-01-08 10:18:02 +0000 | [diff] [blame] | 208 | beq relocate_done /* skip relocation */ |
Andreas Bießmann | 8cfbda9 | 2010-12-01 00:58:33 +0100 | [diff] [blame] | 209 | mov r1, r6 /* r1 <- scratch for copy_loop */ |
Benoît Thébaudeau | 03bae03 | 2013-04-11 09:35:46 +0000 | [diff] [blame] | 210 | ldr r3, _image_copy_end_ofs |
Albert Aribaud | 126897e | 2010-11-25 22:45:02 +0100 | [diff] [blame] | 211 | add r2, r0, r3 /* r2 <- source end address */ |
Heiko Schocher | 271a240 | 2010-09-17 13:10:43 +0200 | [diff] [blame] | 212 | |
Heiko Schocher | 271a240 | 2010-09-17 13:10:43 +0200 | [diff] [blame] | 213 | copy_loop: |
Benoît Thébaudeau | a18f323 | 2013-04-11 09:35:45 +0000 | [diff] [blame] | 214 | ldmia r0!, {r10-r11} /* copy from source address [r0] */ |
| 215 | stmia r1!, {r10-r11} /* copy to target address [r1] */ |
Albert Aribaud | 0668d16 | 2010-10-05 16:06:39 +0200 | [diff] [blame] | 216 | cmp r0, r2 /* until source end address [r2] */ |
| 217 | blo copy_loop |
Heiko Schocher | 271a240 | 2010-09-17 13:10:43 +0200 | [diff] [blame] | 218 | |
Aneesh V | 552a319 | 2011-07-13 05:11:07 +0000 | [diff] [blame] | 219 | #ifndef CONFIG_SPL_BUILD |
Albert Aribaud | 126897e | 2010-11-25 22:45:02 +0100 | [diff] [blame] | 220 | /* |
| 221 | * fix .rel.dyn relocations |
| 222 | */ |
| 223 | ldr r0, _TEXT_BASE /* r0 <- Text base */ |
Albert Aribaud | 126897e | 2010-11-25 22:45:02 +0100 | [diff] [blame] | 224 | ldr r10, _dynsym_start_ofs /* r10 <- sym table ofs */ |
| 225 | add r10, r10, r0 /* r10 <- sym table in FLASH */ |
| 226 | ldr r2, _rel_dyn_start_ofs /* r2 <- rel dyn start ofs */ |
| 227 | add r2, r2, r0 /* r2 <- rel dyn start in FLASH */ |
| 228 | ldr r3, _rel_dyn_end_ofs /* r3 <- rel dyn end ofs */ |
| 229 | add r3, r3, r0 /* r3 <- rel dyn end in FLASH */ |
Heiko Schocher | 271a240 | 2010-09-17 13:10:43 +0200 | [diff] [blame] | 230 | fixloop: |
Albert Aribaud | 126897e | 2010-11-25 22:45:02 +0100 | [diff] [blame] | 231 | ldr r0, [r2] /* r0 <- location to fix up, IN FLASH! */ |
| 232 | add r0, r0, r9 /* r0 <- location to fix up in RAM */ |
| 233 | ldr r1, [r2, #4] |
Andreas Bießmann | 318cea1 | 2010-12-01 00:58:35 +0100 | [diff] [blame] | 234 | and r7, r1, #0xff |
| 235 | cmp r7, #23 /* relative fixup? */ |
Albert Aribaud | 126897e | 2010-11-25 22:45:02 +0100 | [diff] [blame] | 236 | beq fixrel |
Andreas Bießmann | 318cea1 | 2010-12-01 00:58:35 +0100 | [diff] [blame] | 237 | cmp r7, #2 /* absolute fixup? */ |
Albert Aribaud | 126897e | 2010-11-25 22:45:02 +0100 | [diff] [blame] | 238 | beq fixabs |
| 239 | /* ignore unknown type of fixup */ |
| 240 | b fixnext |
| 241 | fixabs: |
| 242 | /* absolute fix: set location to (offset) symbol value */ |
| 243 | mov r1, r1, LSR #4 /* r1 <- symbol index in .dynsym */ |
| 244 | add r1, r10, r1 /* r1 <- address of symbol in table */ |
| 245 | ldr r1, [r1, #4] /* r1 <- symbol value */ |
Wolfgang Denk | 899cdd1 | 2010-12-09 11:26:24 +0100 | [diff] [blame] | 246 | add r1, r1, r9 /* r1 <- relocated sym addr */ |
Albert Aribaud | 126897e | 2010-11-25 22:45:02 +0100 | [diff] [blame] | 247 | b fixnext |
| 248 | fixrel: |
| 249 | /* relative fix: increase location by offset */ |
| 250 | ldr r1, [r0] |
| 251 | add r1, r1, r9 |
| 252 | fixnext: |
| 253 | str r1, [r0] |
| 254 | add r2, r2, #8 /* each rel.dyn entry is 8 bytes */ |
Heiko Schocher | 271a240 | 2010-09-17 13:10:43 +0200 | [diff] [blame] | 255 | cmp r2, r3 |
Wolfgang Denk | 98dd07c | 2010-10-23 23:22:38 +0200 | [diff] [blame] | 256 | blo fixloop |
Heiko Schocher | 271a240 | 2010-09-17 13:10:43 +0200 | [diff] [blame] | 257 | #endif |
Heiko Schocher | 271a240 | 2010-09-17 13:10:43 +0200 | [diff] [blame] | 258 | |
Albert ARIBAUD | facdae5 | 2013-01-08 10:18:02 +0000 | [diff] [blame] | 259 | relocate_done: |
Heiko Schocher | 271a240 | 2010-09-17 13:10:43 +0200 | [diff] [blame] | 260 | |
Heiko Schocher | 271a240 | 2010-09-17 13:10:43 +0200 | [diff] [blame] | 261 | mov pc, lr |
| 262 | |
Albert Aribaud | 126897e | 2010-11-25 22:45:02 +0100 | [diff] [blame] | 263 | _rel_dyn_start_ofs: |
| 264 | .word __rel_dyn_start - _start |
| 265 | _rel_dyn_end_ofs: |
| 266 | .word __rel_dyn_end - _start |
| 267 | _dynsym_start_ofs: |
| 268 | .word __dynsym_start - _start |
| 269 | |
Albert ARIBAUD | facdae5 | 2013-01-08 10:18:02 +0000 | [diff] [blame] | 270 | .globl c_runtime_cpu_setup |
| 271 | c_runtime_cpu_setup: |
| 272 | |
| 273 | mov pc, lr |
| 274 | |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 275 | /* |
| 276 | ************************************************************************* |
| 277 | * |
| 278 | * CPU_init_critical registers |
| 279 | * |
| 280 | * setup important registers |
| 281 | * setup memory timing |
| 282 | * |
| 283 | ************************************************************************* |
| 284 | */ |
| 285 | |
| 286 | |
Wolfgang Denk | f2e11a7 | 2006-04-03 15:46:10 +0200 | [diff] [blame] | 287 | #ifndef CONFIG_SKIP_LOWLEVEL_INIT |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 288 | cpu_init_crit: |
| 289 | /* |
| 290 | * flush v4 I/D caches |
| 291 | */ |
| 292 | mov r0, #0 |
| 293 | mcr p15, 0, r0, c7, c7, 0 /* flush v3/v4 cache */ |
| 294 | mcr p15, 0, r0, c8, c7, 0 /* flush v4 TLB */ |
| 295 | |
| 296 | /* |
| 297 | * disable MMU stuff and caches |
| 298 | */ |
| 299 | mrc p15, 0, r0, c1, c0, 0 |
| 300 | bic r0, r0, #0x00002300 @ clear bits 13, 9:8 (--V- --RS) |
| 301 | bic r0, r0, #0x00000087 @ clear bits 7, 2:0 (B--- -CAM) |
| 302 | orr r0, r0, #0x00000002 @ set bit 2 (A) Align |
| 303 | orr r0, r0, #0x00001000 @ set bit 12 (I) I-Cache |
| 304 | mcr p15, 0, r0, c1, c0, 0 |
| 305 | |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 306 | /* |
| 307 | * before relocating, we have to setup RAM timing |
| 308 | * because memory timing is board-dependend, you will |
wdenk | 336b2bc | 2005-04-02 23:52:25 +0000 | [diff] [blame] | 309 | * find a lowlevel_init.S in your board directory. |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 310 | */ |
| 311 | mov ip, lr |
Peter Pearse | de5b02c | 2007-08-14 10:10:52 +0100 | [diff] [blame] | 312 | |
wdenk | 336b2bc | 2005-04-02 23:52:25 +0000 | [diff] [blame] | 313 | bl lowlevel_init |
Ulf Samuelsson | 07f9b4e | 2009-03-27 23:26:43 +0100 | [diff] [blame] | 314 | |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 315 | mov lr, ip |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 316 | mov pc, lr |
Wolfgang Denk | f2e11a7 | 2006-04-03 15:46:10 +0200 | [diff] [blame] | 317 | #endif /* CONFIG_SKIP_LOWLEVEL_INIT */ |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 318 | |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 319 | /* |
| 320 | ************************************************************************* |
| 321 | * |
| 322 | * Interrupt handling |
| 323 | * |
| 324 | ************************************************************************* |
| 325 | */ |
| 326 | |
| 327 | @ |
| 328 | @ IRQ stack frame. |
| 329 | @ |
| 330 | #define S_FRAME_SIZE 72 |
| 331 | |
| 332 | #define S_OLD_R0 68 |
| 333 | #define S_PSR 64 |
| 334 | #define S_PC 60 |
| 335 | #define S_LR 56 |
| 336 | #define S_SP 52 |
| 337 | |
| 338 | #define S_IP 48 |
| 339 | #define S_FP 44 |
| 340 | #define S_R10 40 |
| 341 | #define S_R9 36 |
| 342 | #define S_R8 32 |
| 343 | #define S_R7 28 |
| 344 | #define S_R6 24 |
| 345 | #define S_R5 20 |
| 346 | #define S_R4 16 |
| 347 | #define S_R3 12 |
| 348 | #define S_R2 8 |
| 349 | #define S_R1 4 |
| 350 | #define S_R0 0 |
| 351 | |
kevin.morfitt@fearnside-systems.co.uk | d1cacc7 | 2009-10-10 13:30:22 +0900 | [diff] [blame] | 352 | #define MODE_SVC 0x13 |
| 353 | #define I_BIT 0x80 |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 354 | |
| 355 | /* |
| 356 | * use bad_save_user_regs for abort/prefetch/undef/swi ... |
| 357 | * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling |
| 358 | */ |
| 359 | |
| 360 | .macro bad_save_user_regs |
| 361 | sub sp, sp, #S_FRAME_SIZE |
| 362 | stmia sp, {r0 - r12} @ Calling r0-r12 |
Heiko Schocher | 271a240 | 2010-09-17 13:10:43 +0200 | [diff] [blame] | 363 | ldr r2, IRQ_STACK_START_IN |
wdenk | f4688a2 | 2003-05-28 08:06:31 +0000 | [diff] [blame] | 364 | ldmia r2, {r2 - r3} @ get pc, cpsr |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 365 | add r0, sp, #S_FRAME_SIZE @ restore sp_SVC |
| 366 | |
| 367 | add r5, sp, #S_SP |
| 368 | mov r1, lr |
wdenk | f4688a2 | 2003-05-28 08:06:31 +0000 | [diff] [blame] | 369 | stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 370 | mov r0, sp |
| 371 | .endm |
| 372 | |
| 373 | .macro irq_save_user_regs |
| 374 | sub sp, sp, #S_FRAME_SIZE |
| 375 | stmia sp, {r0 - r12} @ Calling r0-r12 |
kevin.morfitt@fearnside-systems.co.uk | d1cacc7 | 2009-10-10 13:30:22 +0900 | [diff] [blame] | 376 | add r7, sp, #S_PC |
| 377 | stmdb r7, {sp, lr}^ @ Calling SP, LR |
| 378 | str lr, [r7, #0] @ Save calling PC |
| 379 | mrs r6, spsr |
| 380 | str r6, [r7, #4] @ Save CPSR |
| 381 | str r0, [r7, #8] @ Save OLD_R0 |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 382 | mov r0, sp |
| 383 | .endm |
| 384 | |
| 385 | .macro irq_restore_user_regs |
| 386 | ldmia sp, {r0 - lr}^ @ Calling r0 - lr |
| 387 | mov r0, r0 |
| 388 | ldr lr, [sp, #S_PC] @ Get PC |
| 389 | add sp, sp, #S_FRAME_SIZE |
kevin.morfitt@fearnside-systems.co.uk | d1cacc7 | 2009-10-10 13:30:22 +0900 | [diff] [blame] | 390 | /* return & move spsr_svc into cpsr */ |
| 391 | subs pc, lr, #4 |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 392 | .endm |
| 393 | |
| 394 | .macro get_bad_stack |
Heiko Schocher | 271a240 | 2010-09-17 13:10:43 +0200 | [diff] [blame] | 395 | ldr r13, IRQ_STACK_START_IN @ setup our mode stack |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 396 | |
| 397 | str lr, [r13] @ save caller lr / spsr |
| 398 | mrs lr, spsr |
kevin.morfitt@fearnside-systems.co.uk | d1cacc7 | 2009-10-10 13:30:22 +0900 | [diff] [blame] | 399 | str lr, [r13, #4] |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 400 | |
| 401 | mov r13, #MODE_SVC @ prepare SVC-Mode |
| 402 | @ msr spsr_c, r13 |
| 403 | msr spsr, r13 |
| 404 | mov lr, pc |
| 405 | movs pc, lr |
| 406 | .endm |
| 407 | |
| 408 | .macro get_irq_stack @ setup IRQ stack |
| 409 | ldr sp, IRQ_STACK_START |
| 410 | .endm |
| 411 | |
| 412 | .macro get_fiq_stack @ setup FIQ stack |
| 413 | ldr sp, FIQ_STACK_START |
| 414 | .endm |
| 415 | |
| 416 | /* |
| 417 | * exception handlers |
| 418 | */ |
| 419 | .align 5 |
| 420 | undefined_instruction: |
| 421 | get_bad_stack |
| 422 | bad_save_user_regs |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 423 | bl do_undefined_instruction |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 424 | |
| 425 | .align 5 |
| 426 | software_interrupt: |
| 427 | get_bad_stack |
| 428 | bad_save_user_regs |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 429 | bl do_software_interrupt |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 430 | |
| 431 | .align 5 |
| 432 | prefetch_abort: |
| 433 | get_bad_stack |
| 434 | bad_save_user_regs |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 435 | bl do_prefetch_abort |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 436 | |
| 437 | .align 5 |
| 438 | data_abort: |
| 439 | get_bad_stack |
| 440 | bad_save_user_regs |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 441 | bl do_data_abort |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 442 | |
| 443 | .align 5 |
| 444 | not_used: |
| 445 | get_bad_stack |
| 446 | bad_save_user_regs |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 447 | bl do_not_used |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 448 | |
| 449 | #ifdef CONFIG_USE_IRQ |
| 450 | |
| 451 | .align 5 |
| 452 | irq: |
| 453 | get_irq_stack |
| 454 | irq_save_user_regs |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 455 | bl do_irq |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 456 | irq_restore_user_regs |
| 457 | |
| 458 | .align 5 |
| 459 | fiq: |
| 460 | get_fiq_stack |
| 461 | /* someone ought to write a more effiction fiq_save_user_regs */ |
| 462 | irq_save_user_regs |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 463 | bl do_fiq |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 464 | irq_restore_user_regs |
| 465 | |
| 466 | #else |
| 467 | |
| 468 | .align 5 |
| 469 | irq: |
| 470 | get_bad_stack |
| 471 | bad_save_user_regs |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 472 | bl do_irq |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 473 | |
| 474 | .align 5 |
| 475 | fiq: |
| 476 | get_bad_stack |
| 477 | bad_save_user_regs |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 478 | bl do_fiq |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 479 | |
| 480 | #endif |