blob: f610e9f96fc0654894e942781b64906097dfad9d [file] [log] [blame]
wdenkfe8c2802002-11-03 00:38:21 +00001/*
2 * armboot - Startup Code for ARM920 CPU-core
3 *
4 * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
5 * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
6 * Copyright (c) 2002 Gary Jennejohn <gj@denx.de>
7 *
8 * See file CREDITS for list of people who contributed to this
9 * project.
10 *
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License as
13 * published by the Free Software Foundation; either version 2 of
14 * the License, or (at your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
24 * MA 02111-1307 USA
25 */
26
wdenkfe8c2802002-11-03 00:38:21 +000027#include <config.h>
28#include <version.h>
Peter Pearseabf2c5d2007-09-18 13:07:54 +010029#include <status_led.h>
wdenkfe8c2802002-11-03 00:38:21 +000030
31/*
32 *************************************************************************
33 *
34 * Jump vector table as in table 3.1 in [1]
35 *
36 *************************************************************************
37 */
38
39
40.globl _start
Peter Pearse782cf162007-09-05 16:04:41 +010041_start: b start_code
wdenkfe8c2802002-11-03 00:38:21 +000042 ldr pc, _undefined_instruction
43 ldr pc, _software_interrupt
44 ldr pc, _prefetch_abort
45 ldr pc, _data_abort
46 ldr pc, _not_used
47 ldr pc, _irq
48 ldr pc, _fiq
49
50_undefined_instruction: .word undefined_instruction
51_software_interrupt: .word software_interrupt
52_prefetch_abort: .word prefetch_abort
53_data_abort: .word data_abort
54_not_used: .word not_used
55_irq: .word irq
56_fiq: .word fiq
57
58 .balignl 16,0xdeadbeef
59
60
61/*
62 *************************************************************************
63 *
Peter Pearse782cf162007-09-05 16:04:41 +010064 * Startup Code (called from the ARM reset exception vector)
wdenkfe8c2802002-11-03 00:38:21 +000065 *
66 * do important init only if we don't start from memory!
67 * relocate armboot to ram
68 * setup stack
69 * jump to second stage
70 *
71 *************************************************************************
72 */
73
wdenkfe8c2802002-11-03 00:38:21 +000074_TEXT_BASE:
75 .word TEXT_BASE
76
77.globl _armboot_start
78_armboot_start:
79 .word _start
80
81/*
wdenk927034e2004-02-08 19:38:38 +000082 * These are defined in the board-specific linker script.
wdenkfe8c2802002-11-03 00:38:21 +000083 */
wdenk927034e2004-02-08 19:38:38 +000084.globl _bss_start
85_bss_start:
86 .word __bss_start
87
88.globl _bss_end
89_bss_end:
90 .word _end
wdenkfe8c2802002-11-03 00:38:21 +000091
wdenkfe8c2802002-11-03 00:38:21 +000092#ifdef CONFIG_USE_IRQ
93/* IRQ stack memory (calculated at run-time) */
94.globl IRQ_STACK_START
95IRQ_STACK_START:
96 .word 0x0badc0de
97
98/* IRQ stack memory (calculated at run-time) */
99.globl FIQ_STACK_START
100FIQ_STACK_START:
101 .word 0x0badc0de
102#endif
103
104
105/*
Peter Pearse782cf162007-09-05 16:04:41 +0100106 * the actual start code
wdenkfe8c2802002-11-03 00:38:21 +0000107 */
108
Peter Pearse782cf162007-09-05 16:04:41 +0100109start_code:
wdenkfe8c2802002-11-03 00:38:21 +0000110 /*
111 * set the cpu to SVC32 mode
112 */
113 mrs r0,cpsr
114 bic r0,r0,#0x1f
115 orr r0,r0,#0xd3
116 msr cpsr,r0
Peter Pearse782cf162007-09-05 16:04:41 +0100117
Peter Pearse2c261ca2007-09-04 16:18:38 +0100118 bl coloured_LED_init
Peter Pearsede5b02c2007-08-14 10:10:52 +0100119 bl red_LED_on
Peter Pearsede5b02c2007-08-14 10:10:52 +0100120
Jean-Christophe PLAGNIOL-VILLARD06f34962008-11-30 19:36:50 +0100121#if defined(CONFIG_AT91RM9200DK) || defined(CONFIG_AT91RM9200EK)
Peter Pearsede5b02c2007-08-14 10:10:52 +0100122 /*
Peter Pearse782cf162007-09-05 16:04:41 +0100123 * relocate exception table
Peter Pearsede5b02c2007-08-14 10:10:52 +0100124 */
125 ldr r0, =_start
126 ldr r1, =0x0
127 mov r2, #16
128copyex:
129 subs r2, r2, #1
130 ldr r3, [r0], #4
131 str r3, [r1], #4
132 bne copyex
133#endif
134
wdenk7ac16102004-08-01 22:48:16 +0000135#if defined(CONFIG_S3C2400) || defined(CONFIG_S3C2410)
Peter Pearse782cf162007-09-05 16:04:41 +0100136 /* turn off the watchdog */
137
138# if defined(CONFIG_S3C2400)
139# define pWTCON 0x15300000
140# define INTMSK 0x14400008 /* Interupt-Controller base addresses */
141# define CLKDIVN 0x14800014 /* clock divisor register */
142#else
143# define pWTCON 0x53000000
144# define INTMSK 0x4A000008 /* Interupt-Controller base addresses */
145# define INTSUBMSK 0x4A00001C
146# define CLKDIVN 0x4C000014 /* clock divisor register */
147# endif
148
wdenkfe8c2802002-11-03 00:38:21 +0000149 ldr r0, =pWTCON
150 mov r1, #0x0
151 str r1, [r0]
152
153 /*
154 * mask all IRQs by setting all bits in the INTMR - default
155 */
156 mov r1, #0xffffffff
157 ldr r0, =INTMSK
158 str r1, [r0]
wdenk7ac16102004-08-01 22:48:16 +0000159# if defined(CONFIG_S3C2410)
wdenkfe8c2802002-11-03 00:38:21 +0000160 ldr r1, =0x3ff
161 ldr r0, =INTSUBMSK
162 str r1, [r0]
wdenk7ac16102004-08-01 22:48:16 +0000163# endif
wdenkfe8c2802002-11-03 00:38:21 +0000164
165 /* FCLK:HCLK:PCLK = 1:2:4 */
166 /* default FCLK is 120 MHz ! */
167 ldr r0, =CLKDIVN
168 mov r1, #3
169 str r1, [r0]
wdenk7ac16102004-08-01 22:48:16 +0000170#endif /* CONFIG_S3C2400 || CONFIG_S3C2410 */
wdenkfe8c2802002-11-03 00:38:21 +0000171
172 /*
173 * we do sys-critical inits only at reboot,
174 * not when booting from ram!
175 */
wdenk3d3d99f2005-04-04 12:44:11 +0000176#ifndef CONFIG_SKIP_LOWLEVEL_INIT
wdenkfe8c2802002-11-03 00:38:21 +0000177 bl cpu_init_crit
178#endif
179
wdenk3d3d99f2005-04-04 12:44:11 +0000180#ifndef CONFIG_SKIP_RELOCATE_UBOOT
wdenkc0aa5c52003-12-06 19:49:23 +0000181relocate: /* relocate U-Boot to RAM */
182 adr r0, _start /* r0 <- current position of code */
183 ldr r1, _TEXT_BASE /* test if we run from flash or RAM */
184 cmp r0, r1 /* don't reloc during debug */
185 beq stack_setup
186
wdenkfe8c2802002-11-03 00:38:21 +0000187 ldr r2, _armboot_start
wdenk927034e2004-02-08 19:38:38 +0000188 ldr r3, _bss_start
wdenkc0aa5c52003-12-06 19:49:23 +0000189 sub r2, r3, r2 /* r2 <- size of armboot */
190 add r2, r0, r2 /* r2 <- source end address */
wdenkfe8c2802002-11-03 00:38:21 +0000191
wdenkfe8c2802002-11-03 00:38:21 +0000192copy_loop:
wdenkc0aa5c52003-12-06 19:49:23 +0000193 ldmia r0!, {r3-r10} /* copy from source address [r0] */
194 stmia r1!, {r3-r10} /* copy to target address [r1] */
195 cmp r0, r2 /* until source end addreee [r2] */
wdenkfe8c2802002-11-03 00:38:21 +0000196 ble copy_loop
wdenk3d3d99f2005-04-04 12:44:11 +0000197#endif /* CONFIG_SKIP_RELOCATE_UBOOT */
Jens Scharsigf1fbc262008-11-18 10:48:46 +0100198
wdenkc0aa5c52003-12-06 19:49:23 +0000199 /* Set up the stack */
200stack_setup:
201 ldr r0, _TEXT_BASE /* upper 128 KiB: relocated uboot */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200202 sub r0, r0, #CONFIG_SYS_MALLOC_LEN /* malloc area */
203 sub r0, r0, #CONFIG_SYS_GBL_DATA_SIZE /* bdinfo */
wdenkc0aa5c52003-12-06 19:49:23 +0000204#ifdef CONFIG_USE_IRQ
205 sub r0, r0, #(CONFIG_STACKSIZE_IRQ+CONFIG_STACKSIZE_FIQ)
206#endif
207 sub sp, r0, #12 /* leave 3 words for abort-stack */
208
wdenk927034e2004-02-08 19:38:38 +0000209clear_bss:
210 ldr r0, _bss_start /* find start of bss segment */
wdenk927034e2004-02-08 19:38:38 +0000211 ldr r1, _bss_end /* stop here */
Wolfgang Denka1be4762008-05-20 16:00:29 +0200212 mov r2, #0x00000000 /* clear */
wdenk927034e2004-02-08 19:38:38 +0000213
214clbss_l:str r2, [r0] /* clear loop... */
215 add r0, r0, #4
216 cmp r0, r1
wdenk26c58432005-01-09 17:12:27 +0000217 ble clbss_l
wdenk927034e2004-02-08 19:38:38 +0000218
wdenkfe8c2802002-11-03 00:38:21 +0000219 ldr pc, _start_armboot
220
221_start_armboot: .word start_armboot
222
223
224/*
225 *************************************************************************
226 *
227 * CPU_init_critical registers
228 *
229 * setup important registers
230 * setup memory timing
231 *
232 *************************************************************************
233 */
234
235
Wolfgang Denkf2e11a72006-04-03 15:46:10 +0200236#ifndef CONFIG_SKIP_LOWLEVEL_INIT
wdenkfe8c2802002-11-03 00:38:21 +0000237cpu_init_crit:
238 /*
239 * flush v4 I/D caches
240 */
241 mov r0, #0
242 mcr p15, 0, r0, c7, c7, 0 /* flush v3/v4 cache */
243 mcr p15, 0, r0, c8, c7, 0 /* flush v4 TLB */
244
245 /*
246 * disable MMU stuff and caches
247 */
248 mrc p15, 0, r0, c1, c0, 0
249 bic r0, r0, #0x00002300 @ clear bits 13, 9:8 (--V- --RS)
250 bic r0, r0, #0x00000087 @ clear bits 7, 2:0 (B--- -CAM)
251 orr r0, r0, #0x00000002 @ set bit 2 (A) Align
252 orr r0, r0, #0x00001000 @ set bit 12 (I) I-Cache
253 mcr p15, 0, r0, c1, c0, 0
254
wdenkfe8c2802002-11-03 00:38:21 +0000255 /*
256 * before relocating, we have to setup RAM timing
257 * because memory timing is board-dependend, you will
wdenk336b2bc2005-04-02 23:52:25 +0000258 * find a lowlevel_init.S in your board directory.
wdenkfe8c2802002-11-03 00:38:21 +0000259 */
260 mov ip, lr
Peter Pearsede5b02c2007-08-14 10:10:52 +0100261
wdenk336b2bc2005-04-02 23:52:25 +0000262 bl lowlevel_init
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +0100263
wdenkfe8c2802002-11-03 00:38:21 +0000264 mov lr, ip
wdenkfe8c2802002-11-03 00:38:21 +0000265 mov pc, lr
Wolfgang Denkf2e11a72006-04-03 15:46:10 +0200266#endif /* CONFIG_SKIP_LOWLEVEL_INIT */
wdenkfe8c2802002-11-03 00:38:21 +0000267
wdenkfe8c2802002-11-03 00:38:21 +0000268/*
269 *************************************************************************
270 *
271 * Interrupt handling
272 *
273 *************************************************************************
274 */
275
276@
277@ IRQ stack frame.
278@
279#define S_FRAME_SIZE 72
280
281#define S_OLD_R0 68
282#define S_PSR 64
283#define S_PC 60
284#define S_LR 56
285#define S_SP 52
286
287#define S_IP 48
288#define S_FP 44
289#define S_R10 40
290#define S_R9 36
291#define S_R8 32
292#define S_R7 28
293#define S_R6 24
294#define S_R5 20
295#define S_R4 16
296#define S_R3 12
297#define S_R2 8
298#define S_R1 4
299#define S_R0 0
300
301#define MODE_SVC 0x13
302#define I_BIT 0x80
303
304/*
305 * use bad_save_user_regs for abort/prefetch/undef/swi ...
306 * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
307 */
308
309 .macro bad_save_user_regs
310 sub sp, sp, #S_FRAME_SIZE
311 stmia sp, {r0 - r12} @ Calling r0-r12
wdenk927034e2004-02-08 19:38:38 +0000312 ldr r2, _armboot_start
Andrew Dyerecd7ac92008-09-12 02:20:46 +0200313 sub r2, r2, #(CONFIG_STACKSIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200314 sub r2, r2, #(CONFIG_SYS_MALLOC_LEN)
315 sub r2, r2, #(CONFIG_SYS_GBL_DATA_SIZE+8) @ set base 2 words into abort stack
wdenkf4688a22003-05-28 08:06:31 +0000316 ldmia r2, {r2 - r3} @ get pc, cpsr
wdenkfe8c2802002-11-03 00:38:21 +0000317 add r0, sp, #S_FRAME_SIZE @ restore sp_SVC
318
319 add r5, sp, #S_SP
320 mov r1, lr
wdenkf4688a22003-05-28 08:06:31 +0000321 stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr
wdenkfe8c2802002-11-03 00:38:21 +0000322 mov r0, sp
323 .endm
324
325 .macro irq_save_user_regs
326 sub sp, sp, #S_FRAME_SIZE
327 stmia sp, {r0 - r12} @ Calling r0-r12
Harald Welte919ee272007-12-19 14:16:57 +0100328 add r7, sp, #S_PC
329 stmdb r7, {sp, lr}^ @ Calling SP, LR
330 str lr, [r7, #0] @ Save calling PC
wdenkfe8c2802002-11-03 00:38:21 +0000331 mrs r6, spsr
Harald Welte919ee272007-12-19 14:16:57 +0100332 str r6, [r7, #4] @ Save CPSR
333 str r0, [r7, #8] @ Save OLD_R0
wdenkfe8c2802002-11-03 00:38:21 +0000334 mov r0, sp
335 .endm
336
337 .macro irq_restore_user_regs
338 ldmia sp, {r0 - lr}^ @ Calling r0 - lr
339 mov r0, r0
340 ldr lr, [sp, #S_PC] @ Get PC
341 add sp, sp, #S_FRAME_SIZE
342 subs pc, lr, #4 @ return & move spsr_svc into cpsr
343 .endm
344
345 .macro get_bad_stack
wdenk927034e2004-02-08 19:38:38 +0000346 ldr r13, _armboot_start @ setup our mode stack
Andrew Dyerecd7ac92008-09-12 02:20:46 +0200347 sub r13, r13, #(CONFIG_STACKSIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200348 sub r13, r13, #(CONFIG_SYS_MALLOC_LEN)
349 sub r13, r13, #(CONFIG_SYS_GBL_DATA_SIZE+8) @ reserved a couple spots in abort stack
wdenkfe8c2802002-11-03 00:38:21 +0000350
351 str lr, [r13] @ save caller lr / spsr
352 mrs lr, spsr
353 str lr, [r13, #4]
354
355 mov r13, #MODE_SVC @ prepare SVC-Mode
356 @ msr spsr_c, r13
357 msr spsr, r13
358 mov lr, pc
359 movs pc, lr
360 .endm
361
362 .macro get_irq_stack @ setup IRQ stack
363 ldr sp, IRQ_STACK_START
364 .endm
365
366 .macro get_fiq_stack @ setup FIQ stack
367 ldr sp, FIQ_STACK_START
368 .endm
369
370/*
371 * exception handlers
372 */
373 .align 5
374undefined_instruction:
375 get_bad_stack
376 bad_save_user_regs
Wolfgang Denka1be4762008-05-20 16:00:29 +0200377 bl do_undefined_instruction
wdenkfe8c2802002-11-03 00:38:21 +0000378
379 .align 5
380software_interrupt:
381 get_bad_stack
382 bad_save_user_regs
Wolfgang Denka1be4762008-05-20 16:00:29 +0200383 bl do_software_interrupt
wdenkfe8c2802002-11-03 00:38:21 +0000384
385 .align 5
386prefetch_abort:
387 get_bad_stack
388 bad_save_user_regs
Wolfgang Denka1be4762008-05-20 16:00:29 +0200389 bl do_prefetch_abort
wdenkfe8c2802002-11-03 00:38:21 +0000390
391 .align 5
392data_abort:
393 get_bad_stack
394 bad_save_user_regs
Wolfgang Denka1be4762008-05-20 16:00:29 +0200395 bl do_data_abort
wdenkfe8c2802002-11-03 00:38:21 +0000396
397 .align 5
398not_used:
399 get_bad_stack
400 bad_save_user_regs
Wolfgang Denka1be4762008-05-20 16:00:29 +0200401 bl do_not_used
wdenkfe8c2802002-11-03 00:38:21 +0000402
403#ifdef CONFIG_USE_IRQ
404
405 .align 5
406irq:
407 get_irq_stack
408 irq_save_user_regs
Wolfgang Denka1be4762008-05-20 16:00:29 +0200409 bl do_irq
wdenkfe8c2802002-11-03 00:38:21 +0000410 irq_restore_user_regs
411
412 .align 5
413fiq:
414 get_fiq_stack
415 /* someone ought to write a more effiction fiq_save_user_regs */
416 irq_save_user_regs
Wolfgang Denka1be4762008-05-20 16:00:29 +0200417 bl do_fiq
wdenkfe8c2802002-11-03 00:38:21 +0000418 irq_restore_user_regs
419
420#else
421
422 .align 5
423irq:
424 get_bad_stack
425 bad_save_user_regs
Wolfgang Denka1be4762008-05-20 16:00:29 +0200426 bl do_irq
wdenkfe8c2802002-11-03 00:38:21 +0000427
428 .align 5
429fiq:
430 get_bad_stack
431 bad_save_user_regs
Wolfgang Denka1be4762008-05-20 16:00:29 +0200432 bl do_fiq
wdenkfe8c2802002-11-03 00:38:21 +0000433
434#endif